lxt971a.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /***********************************************************************
  2. *
  3. * Copyright (C) 2004 by FS Forth-Systeme GmbH.
  4. * All rights reserved.
  5. *
  6. * $Id: ns9750_eth.h,v 1.2 2004/02/24 13:25:39 mpietrek Exp $
  7. * @Author: Markus Pietrek
  8. * @References: [1] NS9750 Hardware Reference, December 2003
  9. * [2] Intel LXT971 Datasheet #249414 Rev. 02
  10. * [3] NS7520 Linux Ethernet Driver
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. ***********************************************************************/
  28. #ifndef __LXT971A_H__
  29. #define __LXT971A_H__
  30. /* PHY definitions (LXT971A) [2] */
  31. #define PHY_COMMON_CTRL (0x00)
  32. #define PHY_COMMON_STAT (0x01)
  33. #define PHY_COMMON_ID1 (0x02)
  34. #define PHY_COMMON_ID2 (0x03)
  35. #define PHY_COMMON_AUTO_ADV (0x04)
  36. #define PHY_COMMON_AUTO_LNKB (0x05)
  37. #define PHY_COMMON_AUTO_EXP (0x06)
  38. #define PHY_COMMON_AUTO_NEXT (0x07)
  39. #define PHY_COMMON_AUTO_LNKN (0x08)
  40. #define PHY_LXT971_PORT_CFG (0x10)
  41. #define PHY_LXT971_STAT2 (0x11)
  42. #define PHY_LXT971_INT_ENABLE (0x12)
  43. #define PHY_LXT971_INT_STATUS (0x13)
  44. #define PHY_LXT971_LED_CFG (0x14)
  45. #define PHY_LXT971_DIG_CFG (0x1A)
  46. #define PHY_LXT971_TX_CTRL (0x1E)
  47. /* CTRL PHY Control Register Bit Fields */
  48. #define PHY_COMMON_CTRL_RESET (0x8000)
  49. #define PHY_COMMON_CTRL_LOOPBACK (0x4000)
  50. #define PHY_COMMON_CTRL_SPD_MA (0x2040)
  51. #define PHY_COMMON_CTRL_SPD_10 (0x0000)
  52. #define PHY_COMMON_CTRL_SPD_100 (0x2000)
  53. #define PHY_COMMON_CTRL_SPD_1000 (0x0040)
  54. #define PHY_COMMON_CTRL_SPD_RES (0x2040)
  55. #define PHY_COMMON_CTRL_AUTO_NEG (0x1000)
  56. #define PHY_COMMON_CTRL_POWER_DN (0x0800)
  57. #define PHY_COMMON_CTRL_ISOLATE (0x0400)
  58. #define PHY_COMMON_CTRL_RES_AUTO (0x0200)
  59. #define PHY_COMMON_CTRL_DUPLEX (0x0100)
  60. #define PHY_COMMON_CTRL_COL_TEST (0x0080)
  61. #define PHY_COMMON_CTRL_RES1 (0x003F)
  62. /* STAT Status Register Bit Fields */
  63. #define PHY_COMMON_STAT_100BT4 (0x8000)
  64. #define PHY_COMMON_STAT_100BXFD (0x4000)
  65. #define PHY_COMMON_STAT_100BXHD (0x2000)
  66. #define PHY_COMMON_STAT_10BTFD (0x1000)
  67. #define PHY_COMMON_STAT_10BTHD (0x0800)
  68. #define PHY_COMMON_STAT_100BT2FD (0x0400)
  69. #define PHY_COMMON_STAT_100BT2HD (0x0200)
  70. #define PHY_COMMON_STAT_EXT_STAT (0x0100)
  71. #define PHY_COMMON_STAT_RES1 (0x0080)
  72. #define PHY_COMMON_STAT_MF_PSUP (0x0040)
  73. #define PHY_COMMON_STAT_AN_COMP (0x0020)
  74. #define PHY_COMMON_STAT_RMT_FLT (0x0010)
  75. #define PHY_COMMON_STAT_AN_CAP (0x0008)
  76. #define PHY_COMMON_STAT_LNK_STAT (0x0004)
  77. #define PHY_COMMON_STAT_JAB_DTCT (0x0002)
  78. #define PHY_COMMON_STAT_EXT_CAP (0x0001)
  79. /* AUTO_ADV Auto-neg Advert Register Bit Fields */
  80. #define PHY_COMMON_AUTO_ADV_NP (0x8000)
  81. #define PHY_COMMON_AUTO_ADV_RES1 (0x4000)
  82. #define PHY_COMMON_AUTO_ADV_RMT_FLT (0x2000)
  83. #define PHY_COMMON_AUTO_ADV_RES2 (0x1000)
  84. #define PHY_COMMON_AUTO_ADV_AS_PAUSE (0x0800)
  85. #define PHY_COMMON_AUTO_ADV_PAUSE (0x0400)
  86. #define PHY_COMMON_AUTO_ADV_100BT4 (0x0200)
  87. #define PHY_COMMON_AUTO_ADV_100BTXFD (0x0100)
  88. #define PHY_COMMON_AUTO_ADV_100BTX (0x0080)
  89. #define PHY_COMMON_AUTO_ADV_10BTFD (0x0040)
  90. #define PHY_COMMON_AUTO_ADV_10BT (0x0020)
  91. #define PHY_COMMON_AUTO_ADV_SEL_FLD_MA (0x001F)
  92. #define PHY_COMMON_AUTO_ADV_802_9 (0x0002)
  93. #define PHY_COMMON_AUTO_ADV_802_3 (0x0001)
  94. /* AUTO_LNKB Auto-neg Link Ability Register Bit Fields */
  95. #define PHY_COMMON_AUTO_LNKB_NP (0x8000)
  96. #define PHY_COMMON_AUTO_LNKB_ACK (0x4000)
  97. #define PHY_COMMON_AUTO_LNKB_RMT_FLT (0x2000)
  98. #define PHY_COMMON_AUTO_LNKB_RES2 (0x1000)
  99. #define PHY_COMMON_AUTO_LNKB_AS_PAUSE (0x0800)
  100. #define PHY_COMMON_AUTO_LNKB_PAUSE (0x0400)
  101. #define PHY_COMMON_AUTO_LNKB_100BT4 (0x0200)
  102. #define PHY_COMMON_AUTO_LNKB_100BTXFD (0x0100)
  103. #define PHY_COMMON_AUTO_LNKB_100BTX (0x0080)
  104. #define PHY_COMMON_AUTO_LNKB_10BTFD (0x0040)
  105. #define PHY_COMMON_AUTO_LNKB_10BT (0x0020)
  106. #define PHY_COMMON_AUTO_LNKB_SEL_FLD_MA (0x001F)
  107. #define PHY_COMMON_AUTO_LNKB_802_9 (0x0002)
  108. #define PHY_COMMON_AUTO_LNKB_802_3 (0x0001)
  109. /* AUTO_EXP Auto-neg Expansion Register Bit Fields */
  110. #define PHY_COMMON_AUTO_EXP_RES1 (0xFFC0)
  111. #define PHY_COMMON_AUTO_EXP_BASE_PAGE (0x0020)
  112. #define PHY_COMMON_AUTO_EXP_PAR_DT_FLT (0x0010)
  113. #define PHY_COMMON_AUTO_EXP_LNK_NP_CAP (0x0008)
  114. #define PHY_COMMON_AUTO_EXP_NP_CAP (0x0004)
  115. #define PHY_COMMON_AUTO_EXP_PAGE_REC (0x0002)
  116. #define PHY_COMMON_AUTO_EXP_LNK_AN_CAP (0x0001)
  117. /* AUTO_NEXT Aut-neg Next Page Tx Register Bit Fields */
  118. #define PHY_COMMON_AUTO_NEXT_NP (0x8000)
  119. #define PHY_COMMON_AUTO_NEXT_RES1 (0x4000)
  120. #define PHY_COMMON_AUTO_NEXT_MSG_PAGE (0x2000)
  121. #define PHY_COMMON_AUTO_NEXT_ACK_2 (0x1000)
  122. #define PHY_COMMON_AUTO_NEXT_TOGGLE (0x0800)
  123. #define PHY_COMMON_AUTO_NEXT_MSG (0x07FF)
  124. /* AUTO_LNKN Auto-neg Link Partner Rx Reg Bit Fields */
  125. #define PHY_COMMON_AUTO_LNKN_NP (0x8000)
  126. #define PHY_COMMON_AUTO_LNKN_ACK (0x4000)
  127. #define PHY_COMMON_AUTO_LNKN_MSG_PAGE (0x2000)
  128. #define PHY_COMMON_AUTO_LNKN_ACK_2 (0x1000)
  129. #define PHY_COMMON_AUTO_LNKN_TOGGLE (0x0800)
  130. #define PHY_COMMON_AUTO_LNKN_MSG (0x07FF)
  131. /* PORT_CFG Port Configuration Register Bit Fields */
  132. #define PHY_LXT971_PORT_CFG_RES1 (0x8000)
  133. #define PHY_LXT971_PORT_CFG_FORCE_LNK (0x4000)
  134. #define PHY_LXT971_PORT_CFG_TX_DISABLE (0x2000)
  135. #define PHY_LXT971_PORT_CFG_BYPASS_SCR (0x1000)
  136. #define PHY_LXT971_PORT_CFG_RES2 (0x0800)
  137. #define PHY_LXT971_PORT_CFG_JABBER (0x0400)
  138. #define PHY_LXT971_PORT_CFG_SQE (0x0200)
  139. #define PHY_LXT971_PORT_CFG_TP_LOOPBACK (0x0100)
  140. #define PHY_LXT971_PORT_CFG_CRS_SEL (0x0080)
  141. #define PHY_LXT971_PORT_CFG_SLEEP_MODE (0x0040)
  142. #define PHY_LXT971_PORT_CFG_PRE_EN (0x0020)
  143. #define PHY_LXT971_PORT_CFG_SLEEP_T_MA (0x0018)
  144. #define PHY_LXT971_PORT_CFG_SLEEP_T_104 (0x0010)
  145. #define PHY_LXT971_PORT_CFG_SLEEP_T_200 (0x0001)
  146. #define PHY_LXT971_PORT_CFG_SLEEP_T_304 (0x0000)
  147. #define PHY_LXT971_PORT_CFG_FLT_CODE_EN (0x0004)
  148. #define PHY_LXT971_PORT_CFG_ALT_NP (0x0002)
  149. #define PHY_LXT971_PORT_CFG_FIBER_SEL (0x0001)
  150. /* STAT2 Status Register #2 Bit Fields */
  151. #define PHY_LXT971_STAT2_RES1 (0x8000)
  152. #define PHY_LXT971_STAT2_100BTX (0x4000)
  153. #define PHY_LXT971_STAT2_TX_STATUS (0x2000)
  154. #define PHY_LXT971_STAT2_RX_STATUS (0x1000)
  155. #define PHY_LXT971_STAT2_COL_STATUS (0x0800)
  156. #define PHY_LXT971_STAT2_LINK (0x0400)
  157. #define PHY_LXT971_STAT2_DUPLEX_MODE (0x0200)
  158. #define PHY_LXT971_STAT2_AUTO_NEG (0x0100)
  159. #define PHY_LXT971_STAT2_AUTO_NEG_COMP (0x0080)
  160. #define PHY_LXT971_STAT2_RES2 (0x0040)
  161. #define PHY_LXT971_STAT2_POLARITY (0x0020)
  162. #define PHY_LXT971_STAT2_PAUSE (0x0010)
  163. #define PHY_LXT971_STAT2_ERROR (0x0008)
  164. #define PHY_LXT971_STAT2_RES3 (0x0007)
  165. /* INT_ENABLE Interrupt Enable Register Bit Fields */
  166. #define PHY_LXT971_INT_ENABLE_RES1 (0xFF00)
  167. #define PHY_LXT971_INT_ENABLE_ANMSK (0x0080)
  168. #define PHY_LXT971_INT_ENABLE_SPEEDMSK (0x0040)
  169. #define PHY_LXT971_INT_ENABLE_DUPLEXMSK (0x0020)
  170. #define PHY_LXT971_INT_ENABLE_LINKMSK (0x0010)
  171. #define PHY_LXT971_INT_ENABLE_RES2 (0x000C)
  172. #define PHY_LXT971_INT_ENABLE_INTEN (0x0002)
  173. #define PHY_LXT971_INT_ENABLE_TINT (0x0001)
  174. /* INT_STATUS Interrupt Status Register Bit Fields */
  175. #define PHY_LXT971_INT_STATUS_RES1 (0xFF00)
  176. #define PHY_LXT971_INT_STATUS_ANDONE (0x0080)
  177. #define PHY_LXT971_INT_STATUS_SPEEDCHG (0x0040)
  178. #define PHY_LXT971_INT_STATUS_DUPLEXCHG (0x0020)
  179. #define PHY_LXT971_INT_STATUS_LINKCHG (0x0010)
  180. #define PHY_LXT971_INT_STATUS_RES2 (0x0008)
  181. #define PHY_LXT971_INT_STATUS_MDINT (0x0004)
  182. #define PHY_LXT971_INT_STATUS_RES3 (0x0003)
  183. /* LED_CFG Interrupt LED Configuration Register Bit Fields */
  184. #define PHY_LXT971_LED_CFG_SHIFT_LED1 (0x000C)
  185. #define PHY_LXT971_LED_CFG_SHIFT_LED2 (0x0008)
  186. #define PHY_LXT971_LED_CFG_SHIFT_LED3 (0x0004)
  187. #define PHY_LXT971_LED_CFG_LEDFREQ_MA (0x000C)
  188. #define PHY_LXT971_LED_CFG_LEDFREQ_RES (0x000C)
  189. #define PHY_LXT971_LED_CFG_LEDFREQ_100 (0x0008)
  190. #define PHY_LXT971_LED_CFG_LEDFREQ_60 (0x0004)
  191. #define PHY_LXT971_LED_CFG_LEDFREQ_30 (0x0000)
  192. #define PHY_LXT971_LED_CFG_PULSE_STR (0x0002)
  193. #define PHY_LXT971_LED_CFG_RES1 (0x0001)
  194. /* only one of these values must be shifted for each SHIFT_LED? */
  195. #define PHY_LXT971_LED_CFG_UNUSED1 (0x000F)
  196. #define PHY_LXT971_LED_CFG_DUPLEX_COL (0x000E)
  197. #define PHY_LXT971_LED_CFG_LINK_ACT (0x000D)
  198. #define PHY_LXT971_LED_CFG_LINK_RX (0x000C)
  199. #define PHY_LXT971_LED_CFG_TEST_BLK_SLW (0x000B)
  200. #define PHY_LXT971_LED_CFG_TEST_BLK_FST (0x000A)
  201. #define PHY_LXT971_LED_CFG_TEST_OFF (0x0009)
  202. #define PHY_LXT971_LED_CFG_TEST_ON (0x0008)
  203. #define PHY_LXT971_LED_CFG_RX_OR_TX (0x0007)
  204. #define PHY_LXT971_LED_CFG_UNUSED2 (0x0006)
  205. #define PHY_LXT971_LED_CFG_DUPLEX (0x0005)
  206. #define PHY_LXT971_LED_CFG_LINK (0x0004)
  207. #define PHY_LXT971_LED_CFG_COLLISION (0x0003)
  208. #define PHY_LXT971_LED_CFG_RECEIVE (0x0002)
  209. #define PHY_LXT971_LED_CFG_TRANSMIT (0x0001)
  210. #define PHY_LXT971_LED_CFG_SPEED (0x0000)
  211. /* DIG_CFG Digitial Configuration Register Bit Fields */
  212. #define PHY_LXT971_DIG_CFG_RES1 (0xF000)
  213. #define PHY_LXT971_DIG_CFG_MII_DRIVE (0x0800)
  214. #define PHY_LXT971_DIG_CFG_RES2 (0x0400)
  215. #define PHY_LXT971_DIG_CFG_SHOW_SYMBOL (0x0200)
  216. #define PHY_LXT971_DIG_CFG_RES3 (0x01FF)
  217. #define PHY_LXT971_MDIO_MAX_CLK (8000000)
  218. #define PHY_MDIO_MAX_CLK (2500000)
  219. /* TX_CTRL Transmit Control Register Bit Fields
  220. documentation is buggy for this register, therefore setting not included */
  221. typedef enum
  222. {
  223. PHY_NONE = 0x0000, /* no PHY detected yet */
  224. PHY_LXT971A = 0x0013
  225. } PhyType;
  226. #endif /* __LXT971A_H__ */