cm5200.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * (C) Copyright 2003-2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. */
  28. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  29. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  30. #define CONFIG_CM5200 1 /* ... on CM5200 platform */
  31. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  32. /*
  33. * Supported commands
  34. */
  35. #include <config_cmd_default.h>
  36. #define CONFIG_CMD_ASKENV
  37. #define CONFIG_CMD_BSP
  38. #define CONFIG_CMD_DATE
  39. #define CONFIG_CMD_DHCP
  40. #define CONFIG_CMD_DIAG
  41. #define CONFIG_CMD_FAT
  42. #define CONFIG_CMD_I2C
  43. #define CONFIG_CMD_JFFS2
  44. #define CONFIG_CMD_MII
  45. #define CONFIG_CMD_NFS
  46. #define CONFIG_CMD_PING
  47. #define CONFIG_CMD_REGINFO
  48. #define CONFIG_CMD_SNTP
  49. #define CONFIG_CMD_USB
  50. /*
  51. * Serial console configuration
  52. */
  53. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  54. #define CONFIG_BAUDRATE 57600 /* ... at 57600 bps */
  55. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  56. #define CONFIG_SILENT_CONSOLE 1 /* needed to silence i2c_init() */
  57. /*
  58. * Ethernet configuration
  59. */
  60. #define CONFIG_MPC5xxx_FEC 1
  61. #define CONFIG_PHY_ADDR 0x00
  62. #define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
  63. /* use misc_init_r() to read ethaddr from I2C EEPROM (see CFG_I2C_EEPROM) */
  64. #define CONFIG_MISC_INIT_R 1
  65. #define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
  66. /*
  67. * POST support
  68. */
  69. #define CONFIG_POST (CFG_POST_MEMORY | CFG_POST_CPU | CFG_POST_I2C)
  70. #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
  71. /* List of I2C addresses to be verified by POST */
  72. #define I2C_ADDR_LIST { CFG_I2C_SLAVE, CFG_I2C_IO, CFG_I2C_EEPROM }
  73. /* display image timestamps */
  74. #define CONFIG_TIMESTAMP 1
  75. /*
  76. * Autobooting
  77. */
  78. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  79. #define CONFIG_PREBOOT "echo;" \
  80. "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
  81. "echo"
  82. #undef CONFIG_BOOTARGS
  83. /*
  84. * Default environment settings
  85. */
  86. #define CONFIG_EXTRA_ENV_SETTINGS \
  87. "netdev=eth0\0" \
  88. "netmask=255.255.0.0\0" \
  89. "ipaddr=192.168.160.33\0" \
  90. "serverip=192.168.1.1\0" \
  91. "gatewayip=192.168.1.1\0" \
  92. "console=ttyPSC0\0" \
  93. "u-boot_addr=100000\0" \
  94. "kernel_addr=200000\0" \
  95. "kernel_addr_flash=fc0c0000\0" \
  96. "fdt_addr=400000\0" \
  97. "fdt_addr_flash=fc0a0000\0" \
  98. "ramdisk_addr=500000\0" \
  99. "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
  100. "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
  101. "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
  102. "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
  103. "load=tftp ${u-boot_addr} ${u-boot}\0" \
  104. "update=prot off fc000000 +${filesize}; " \
  105. "era fc000000 +${filesize}; " \
  106. "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
  107. "prot on fc000000 +${filesize}\0" \
  108. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  109. "nfsroot=${serverip}:${rootpath}\0" \
  110. "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
  111. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  112. "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
  113. "addcons=setenv bootargs ${bootargs} " \
  114. "console=${console},${baudrate}\0" \
  115. "addip=setenv bootargs ${bootargs} " \
  116. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  117. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  118. "flash_flash=run flashargs addinit addip addcons;" \
  119. "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
  120. "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
  121. "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
  122. "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
  123. ""
  124. #define CONFIG_BOOTCOMMAND "run flash_flash"
  125. /*
  126. * Low level configuration
  127. */
  128. /*
  129. * Clock configuration
  130. */
  131. #define CFG_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
  132. #define CFG_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
  133. /*
  134. * Memory map
  135. */
  136. #define CFG_MBAR 0xF0000000
  137. #define CFG_SDRAM_BASE 0x00000000
  138. #define CFG_DEFAULT_MBAR 0x80000000
  139. #define CFG_LOWBOOT 1
  140. /* Use ON-Chip SRAM until RAM will be available */
  141. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  142. #ifdef CONFIG_POST
  143. /* preserve space for the post_word at end of on-chip SRAM */
  144. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  145. #else
  146. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  147. #endif
  148. #define CFG_GBL_DATA_SIZE 128 /* size in bytes for initial data */
  149. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  150. #define CONFIG_BOARD_TYPES 1 /* we use board_type */
  151. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  152. #define CFG_MONITOR_BASE TEXT_BASE
  153. #define CFG_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
  154. #define CFG_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
  155. #define CFG_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
  156. /*
  157. * Flash configuration
  158. */
  159. #define CFG_FLASH_CFI 1
  160. #define CFG_FLASH_CFI_DRIVER 1
  161. #define CFG_FLASH_BASE 0xfc000000
  162. /* we need these despite using CFI */
  163. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
  164. #define CFG_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
  165. #define CFG_FLASH_SIZE 0x02000000 /* 32 MiB */
  166. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  167. #define CFG_RAMBOOT 1
  168. #undef CFG_LOWBOOT
  169. #endif
  170. /*
  171. * Chip selects configuration
  172. */
  173. /* Boot Chipselect */
  174. #define CFG_BOOTCS_START CFG_FLASH_BASE
  175. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  176. #define CFG_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
  177. /* use board_early_init_r to enable flash write in CS_BOOT */
  178. #define CONFIG_BOARD_EARLY_INIT_R
  179. /* Flash memory addressing */
  180. #define CFG_CS0_START CFG_FLASH_BASE
  181. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  182. /* No burst, dead cycle = 1 for CS0 (Flash) */
  183. #define CFG_CS_BURST 0x00000000
  184. #define CFG_CS_DEADCYCLE 0x00000001
  185. /*
  186. * SDRAM configuration
  187. * settings for k4s561632E-xx75, assuming XLB = 132 MHz
  188. */
  189. #define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
  190. #define SDRAM_CONTROL 0x514F0000
  191. #define SDRAM_CONFIG1 0xE2333900
  192. #define SDRAM_CONFIG2 0x8EE70000
  193. /*
  194. * MTD configuration
  195. */
  196. #define CONFIG_JFFS2_CMDLINE 1
  197. #define MTDIDS_DEFAULT "nor0=cm5200-0"
  198. #define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
  199. "384k(uboot),128k(env)," \
  200. "128k(redund_env),128k(dtb)," \
  201. "2m(kernel),27904k(rootfs)," \
  202. "-(config)"
  203. /*
  204. * I2C configuration
  205. */
  206. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  207. #define CFG_I2C_MODULE 2 /* Select I2C module #2 */
  208. #define CFG_I2C_SPEED 40000 /* 40 kHz */
  209. #define CFG_I2C_SLAVE 0x0
  210. #define CFG_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
  211. #define CFG_I2C_EEPROM 0x53 /* I2C EEPROM device address */
  212. /*
  213. * RTC configuration
  214. */
  215. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  216. /*
  217. * USB configuration
  218. */
  219. #define CONFIG_USB_OHCI 1
  220. #define CONFIG_USB_STORAGE 1
  221. #define CONFIG_USB_CLOCK 0x0001BBBB
  222. #define CONFIG_USB_CONFIG 0x00001000
  223. /* Partitions (for USB) */
  224. #define CONFIG_MAC_PARTITION 1
  225. #define CONFIG_DOS_PARTITION 1
  226. #define CONFIG_ISO_PARTITION 1
  227. /*
  228. * Invoke our last_stage_init function - needed by fwupdate
  229. */
  230. #define CONFIG_LAST_STAGE_INIT 1
  231. /*
  232. * Environment settings
  233. */
  234. #define CFG_ENV_IS_IN_FLASH 1
  235. #define CFG_ENV_SIZE 0x10000
  236. #define CFG_ENV_SECT_SIZE 0x20000
  237. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_MONITOR_LEN)
  238. /* Configuration of redundant environment */
  239. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  240. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  241. /*
  242. * Pin multiplexing configuration
  243. */
  244. /*
  245. * CS1/GPIO_WKUP_6: GPIO (default)
  246. * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
  247. * IRDA/PSC6: UART
  248. * Ether: Ethernet 100Mbit with MD
  249. * PCI_DIS: PCI controller disabled
  250. * USB: USB
  251. * PSC3: SPI with UART3
  252. * PSC2: UART
  253. * PSC1: UART
  254. */
  255. #define CFG_GPS_PORT_CONFIG 0x10559C44
  256. /*
  257. * Miscellaneous configurable options
  258. */
  259. #define CFG_LONGHELP 1 /* undef to save memory */
  260. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  261. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  262. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  263. #define CFG_MAXARGS 16 /* max number of command args */
  264. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  265. #define CFG_ALT_MEMTEST 1
  266. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  267. #define CFG_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
  268. #define CONFIG_LOOPW 1
  269. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  270. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  271. /*
  272. * Various low-level settings
  273. */
  274. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  275. #define CFG_HID0_FINAL HID0_ICE
  276. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  277. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  278. #define CFG_XLB_PIPELINING 1 /* enable transaction pipeling */
  279. /*
  280. * Cache Configuration
  281. */
  282. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  283. #ifdef CONFIG_CMD_KGDB
  284. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  285. #endif
  286. /*
  287. * Flat Device Tree support
  288. */
  289. #define CONFIG_OF_LIBFDT 1
  290. #define CONFIG_OF_BOARD_SETUP 1
  291. #define OF_CPU "PowerPC,5200@0"
  292. #define OF_SOC "soc5200@f0000000"
  293. #define OF_TBCLK (bd->bi_busfreq / 4)
  294. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  295. #endif /* __CONFIG_H */