MPC8349ITX.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
  24. Memory map:
  25. 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
  26. 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
  27. 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
  28. 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
  29. 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
  30. 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
  31. 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
  32. 0xF001_0000-0xF001_FFFF Local bus expansion slot
  33. 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
  34. 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
  35. 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
  36. I2C address list:
  37. Align. Board
  38. Bus Addr Part No. Description Length Location
  39. ----------------------------------------------------------------
  40. I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
  41. I2C1 0x20 PCF8574 I2C Expander 0 U8
  42. I2C1 0x21 PCF8574 I2C Expander 0 U10
  43. I2C1 0x38 PCF8574A I2C Expander 0 U8
  44. I2C1 0x39 PCF8574A I2C Expander 0 U10
  45. I2C1 0x51 (DDR) DDR EEPROM 1 U1
  46. I2C1 0x68 DS1339 RTC 1 U68
  47. Note that a given board has *either* a pair of 8574s or a pair of 8574As.
  48. */
  49. #ifndef __CONFIG_H
  50. #define __CONFIG_H
  51. #if (TEXT_BASE == 0xFE000000)
  52. #define CFG_LOWBOOT
  53. #endif
  54. /*
  55. * High Level Configuration Options
  56. */
  57. #define CONFIG_MPC834X /* MPC834x family (8343, 8347, 8349) */
  58. #define CONFIG_MPC8349 /* MPC8349 specific */
  59. #define CFG_IMMR 0xE0000000 /* The IMMR is relocated to here */
  60. #define CONFIG_MISC_INIT_F
  61. #define CONFIG_MISC_INIT_R
  62. /*
  63. * On-board devices
  64. */
  65. #ifdef CONFIG_MPC8349ITX
  66. #define CONFIG_COMPACT_FLASH /* The CF card interface on the back of the board */
  67. #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
  68. #endif
  69. #define CONFIG_PCI
  70. #define CONFIG_RTC_DS1337
  71. #define CONFIG_HARD_I2C
  72. #define CONFIG_TSEC_ENET /* TSEC Ethernet support */
  73. /*
  74. * Device configurations
  75. */
  76. /* I2C */
  77. #ifdef CONFIG_HARD_I2C
  78. #define CONFIG_FSL_I2C
  79. #define CONFIG_I2C_MULTI_BUS
  80. #define CONFIG_I2C_CMD_TREE
  81. #define CFG_I2C_OFFSET 0x3000
  82. #define CFG_I2C2_OFFSET 0x3100
  83. #define CFG_SPD_BUS_NUM 1 /* The I2C bus for SPD */
  84. #define CFG_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
  85. #define CFG_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
  86. #define CFG_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
  87. #define CFG_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
  88. #define CFG_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
  89. #define CFG_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
  90. #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
  91. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  92. #define CFG_I2C_SLAVE 0x7F
  93. /* Don't probe these addresses: */
  94. #define CFG_I2C_NOPROBES {{1, CFG_I2C_8574_ADDR1}, \
  95. {1, CFG_I2C_8574_ADDR2}, \
  96. {1, CFG_I2C_8574A_ADDR1}, \
  97. {1, CFG_I2C_8574A_ADDR2}}
  98. /* Bit definitions for the 8574[A] I2C expander */
  99. #define I2C_8574_REVISION 0x03 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
  100. #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
  101. #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
  102. #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
  103. #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
  104. #undef CONFIG_SOFT_I2C
  105. #endif
  106. /* Compact Flash */
  107. #ifdef CONFIG_COMPACT_FLASH
  108. #define CFG_IDE_MAXBUS 1
  109. #define CFG_IDE_MAXDEVICE 1
  110. #define CFG_ATA_IDE0_OFFSET 0x0000
  111. #define CFG_ATA_BASE_ADDR CFG_CF_BASE
  112. #define CFG_ATA_DATA_OFFSET 0x0000
  113. #define CFG_ATA_REG_OFFSET 0
  114. #define CFG_ATA_ALT_OFFSET 0x0200
  115. #define CFG_ATA_STRIDE 2
  116. #define ATA_RESET_TIME 1 /* If a CF card is not inserted, time out quickly */
  117. #define CONFIG_DOS_PARTITION
  118. #endif
  119. /*
  120. * DDR Setup
  121. */
  122. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  123. #define CFG_SDRAM_BASE CFG_DDR_BASE
  124. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  125. #define CFG_83XX_DDR_USES_CS0
  126. #define CFG_MEMTEST_START 0x1000 /* memtest region */
  127. #define CFG_MEMTEST_END 0x2000
  128. #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  129. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  130. #ifdef CONFIG_HARD_I2C
  131. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  132. #endif
  133. #ifndef CONFIG_SPD_EEPROM /* No SPD? Then manually set up DDR parameters */
  134. #define CFG_DDR_SIZE 256 /* Mb */
  135. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  136. #define CFG_DDR_TIMING_1 0x26242321
  137. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
  138. #endif
  139. /*
  140. *Flash on the Local Bus
  141. */
  142. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  143. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  144. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  145. #define CFG_FLASH_EMPTY_INFO
  146. #define CFG_MAX_FLASH_SECT 135 /* 127 64KB sectors + 8 8KB sectors per device */
  147. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  148. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  149. #define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  150. /* The ITX has two flash chips, but the ITX-GP has only one. To support both
  151. boards, we say we have two, but don't display a message if we find only one. */
  152. #define CFG_FLASH_QUIET_TEST
  153. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  154. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE + 0x800000}
  155. #define CFG_FLASH_SIZE 16 /* FLASH size in MB */
  156. #define CFG_FLASH_SIZE_SHIFT 4 /* log2 of the above value */
  157. /* Vitesse 7385 */
  158. #ifdef CONFIG_VSC7385_ENET
  159. #define CONFIG_TSEC2
  160. /* The flash address and size of the VSC7385 firmware image */
  161. #define CONFIG_VSC7385_IMAGE 0xFEFFE000
  162. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  163. #endif
  164. /*
  165. * BRx, ORx, LBLAWBARx, and LBLAWARx
  166. */
  167. /* Flash */
  168. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_PS_16 | BR_V)
  169. #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  170. OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  171. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  172. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE
  173. #define CFG_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CFG_FLASH_SIZE_SHIFT))
  174. /* Vitesse 7385 */
  175. #define CFG_VSC7385_BASE 0xF8000000
  176. #ifdef CONFIG_VSC7385_ENET
  177. #define CFG_BR1_PRELIM (CFG_VSC7385_BASE | BR_PS_8 | BR_V)
  178. #define CFG_OR1_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
  179. OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \
  180. OR_GPCM_EHTR | OR_GPCM_EAD)
  181. #define CFG_LBLAWBAR1_PRELIM CFG_VSC7385_BASE
  182. #define CFG_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
  183. #endif
  184. /* LED */
  185. #define CFG_LED_BASE 0xF9000000
  186. #define CFG_BR2_PRELIM (CFG_LED_BASE | BR_PS_8 | BR_V)
  187. #define CFG_OR2_PRELIM (OR_AM_2MB | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
  188. OR_GPCM_XACS | OR_GPCM_SCY_9 | OR_GPCM_TRLX | \
  189. OR_GPCM_EHTR | OR_GPCM_EAD)
  190. /* Compact Flash */
  191. #ifdef CONFIG_COMPACT_FLASH
  192. #define CFG_CF_BASE 0xF0000000
  193. #define CFG_BR3_PRELIM (CFG_CF_BASE | BR_PS_16 | BR_MS_UPMA | BR_V)
  194. #define CFG_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
  195. #define CFG_LBLAWBAR3_PRELIM CFG_CF_BASE
  196. #define CFG_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
  197. #endif
  198. /*
  199. * U-Boot memory configuration
  200. */
  201. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  202. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  203. #define CFG_RAMBOOT
  204. #else
  205. #undef CFG_RAMBOOT
  206. #endif
  207. #define CONFIG_L1_INIT_RAM
  208. #define CFG_INIT_RAM_LOCK
  209. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  210. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  211. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  212. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  213. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  214. /* CFG_MONITOR_LEN must be a multiple of CFG_ENV_SECT_SIZE */
  215. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  216. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  217. /*
  218. * Local Bus LCRR and LBCR regs
  219. * LCRR: DLL bypass, Clock divider is 4
  220. * External Local Bus rate is
  221. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  222. */
  223. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  224. #define CFG_LBC_LBCR 0x00000000
  225. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  226. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32*/
  227. /*
  228. * Serial Port
  229. */
  230. #define CONFIG_CONS_INDEX 1
  231. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  232. #define CFG_NS16550
  233. #define CFG_NS16550_SERIAL
  234. #define CFG_NS16550_REG_SIZE 1
  235. #define CFG_NS16550_CLK get_bus_freq(0)
  236. #define CFG_BAUDRATE_TABLE \
  237. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  238. #define CONFIG_CONSOLE ttyS0
  239. #define CONFIG_BAUDRATE 115200
  240. #define CFG_NS16550_COM1 (CFG_IMMR + 0x4500)
  241. #define CFG_NS16550_COM2 (CFG_IMMR + 0x4600)
  242. /* pass open firmware flat tree */
  243. #define CONFIG_OF_LIBFDT 1
  244. #define CONFIG_OF_BOARD_SETUP 1
  245. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  246. /*
  247. * PCI
  248. */
  249. #ifdef CONFIG_PCI
  250. #define CONFIG_MPC83XX_PCI2
  251. /*
  252. * General PCI
  253. * Addresses are mapped 1-1.
  254. */
  255. #define CFG_PCI1_MEM_BASE 0x80000000
  256. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  257. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  258. #define CFG_PCI1_MMIO_BASE (CFG_PCI1_MEM_BASE + CFG_PCI1_MEM_SIZE)
  259. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  260. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  261. #define CFG_PCI1_IO_BASE 0x00000000
  262. #define CFG_PCI1_IO_PHYS 0xE2000000
  263. #define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
  264. #ifdef CONFIG_MPC83XX_PCI2
  265. #define CFG_PCI2_MEM_BASE (CFG_PCI1_MMIO_BASE + CFG_PCI1_MMIO_SIZE)
  266. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  267. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  268. #define CFG_PCI2_MMIO_BASE (CFG_PCI2_MEM_BASE + CFG_PCI2_MEM_SIZE)
  269. #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE
  270. #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  271. #define CFG_PCI2_IO_BASE 0x00000000
  272. #define CFG_PCI2_IO_PHYS (CFG_PCI1_IO_PHYS + CFG_PCI1_IO_SIZE)
  273. #define CFG_PCI2_IO_SIZE 0x01000000 /* 16M */
  274. #endif
  275. #define _IO_BASE 0x00000000 /* points to PCI I/O space */
  276. #define CONFIG_NET_MULTI
  277. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  278. #ifdef CONFIG_RTL8139
  279. /* This macro is used by RTL8139 but not defined in PPC architecture */
  280. #define KSEG1ADDR(x) (x)
  281. #endif
  282. #ifndef CONFIG_PCI_PNP
  283. #define PCI_ENET0_IOADDR 0x00000000
  284. #define PCI_ENET0_MEMADDR CFG_PCI2_MEM_BASE
  285. #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
  286. #endif
  287. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  288. #endif
  289. #define PCI_66M
  290. #ifdef PCI_66M
  291. #define CONFIG_83XX_CLKIN 66666666 /* in Hz */
  292. #else
  293. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  294. #endif
  295. /* TSEC */
  296. #ifdef CONFIG_TSEC_ENET
  297. #define CONFIG_NET_MULTI
  298. #define CONFIG_MII
  299. #define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
  300. #define CONFIG_TSEC1
  301. #ifdef CONFIG_TSEC1
  302. #define CONFIG_HAS_ETH0
  303. #define CONFIG_TSEC1_NAME "TSEC0"
  304. #define CFG_TSEC1_OFFSET 0x24000
  305. #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
  306. #define TSEC1_PHYIDX 0
  307. #define TSEC1_FLAGS TSEC_GIGABIT
  308. #endif
  309. #ifdef CONFIG_TSEC2
  310. #define CONFIG_HAS_ETH1
  311. #define CONFIG_TSEC2_NAME "TSEC1"
  312. #define CFG_TSEC2_OFFSET 0x25000
  313. #define TSEC2_PHY_ADDR 4
  314. #define TSEC2_PHYIDX 0
  315. #define TSEC2_FLAGS TSEC_GIGABIT
  316. #endif
  317. #define CONFIG_ETHPRIME "Freescale TSEC"
  318. #endif
  319. /*
  320. * Environment
  321. */
  322. #define CONFIG_ENV_OVERWRITE
  323. #ifndef CFG_RAMBOOT
  324. #define CFG_ENV_IS_IN_FLASH
  325. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  326. #define CFG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
  327. #define CFG_ENV_SIZE 0x2000
  328. #else
  329. #define CFG_NO_FLASH /* Flash is not usable now */
  330. #undef CFG_FLASH_CFI_DRIVER
  331. #define CFG_ENV_IS_NOWHERE /* Store ENV in memory only */
  332. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  333. #define CFG_ENV_SIZE 0x2000
  334. #endif
  335. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  336. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate change */
  337. /*
  338. * BOOTP options
  339. */
  340. #define CONFIG_BOOTP_BOOTFILESIZE
  341. #define CONFIG_BOOTP_BOOTPATH
  342. #define CONFIG_BOOTP_GATEWAY
  343. #define CONFIG_BOOTP_HOSTNAME
  344. /*
  345. * Command line configuration.
  346. */
  347. #include <config_cmd_default.h>
  348. #define CONFIG_CMD_CACHE
  349. #define CONFIG_CMD_DATE
  350. #define CONFIG_CMD_IRQ
  351. #define CONFIG_CMD_NET
  352. #define CONFIG_CMD_PING
  353. #define CONFIG_CMD_SDRAM
  354. #ifdef CONFIG_COMPACT_FLASH
  355. #define CONFIG_CMD_IDE
  356. #define CONFIG_CMD_FAT
  357. #endif
  358. #ifdef CONFIG_PCI
  359. #define CONFIG_CMD_PCI
  360. #endif
  361. #ifdef CONFIG_HARD_I2C
  362. #define CONFIG_CMD_I2C
  363. #endif
  364. /* Watchdog */
  365. #undef CONFIG_WATCHDOG /* watchdog disabled */
  366. /*
  367. * Miscellaneous configurable options
  368. */
  369. #define CFG_LONGHELP /* undef to save memory */
  370. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  371. #define CFG_HUSH_PARSER /* Use the HUSH parser */
  372. #define CFG_PROMPT_HUSH_PS2 "> "
  373. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  374. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  375. #ifdef CONFIG_MPC8349ITX
  376. #define CFG_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */
  377. #else
  378. #define CFG_PROMPT "MPC8349E-mITX-GP> " /* Monitor Command Prompt */
  379. #endif
  380. #if defined(CONFIG_CMD_KGDB)
  381. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  382. #else
  383. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  384. #endif
  385. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */
  386. #define CFG_MAXARGS 16 /* max number of command args */
  387. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  388. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  389. /*
  390. * For booting Linux, the board info and command line data
  391. * have to be in the first 8 MB of memory, since this is
  392. * the maximum mapped by the Linux kernel during initialization.
  393. */
  394. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  395. #define CFG_HRCW_LOW (\
  396. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  397. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  398. HRCWL_CSB_TO_CLKIN_4X1 |\
  399. HRCWL_VCO_1X2 |\
  400. HRCWL_CORE_TO_CSB_2X1)
  401. #ifdef CFG_LOWBOOT
  402. #define CFG_HRCW_HIGH (\
  403. HRCWH_PCI_HOST |\
  404. HRCWH_32_BIT_PCI |\
  405. HRCWH_PCI1_ARBITER_ENABLE |\
  406. HRCWH_PCI2_ARBITER_ENABLE |\
  407. HRCWH_CORE_ENABLE |\
  408. HRCWH_FROM_0X00000100 |\
  409. HRCWH_BOOTSEQ_DISABLE |\
  410. HRCWH_SW_WATCHDOG_DISABLE |\
  411. HRCWH_ROM_LOC_LOCAL_16BIT |\
  412. HRCWH_TSEC1M_IN_GMII |\
  413. HRCWH_TSEC2M_IN_GMII )
  414. #else
  415. #define CFG_HRCW_HIGH (\
  416. HRCWH_PCI_HOST |\
  417. HRCWH_32_BIT_PCI |\
  418. HRCWH_PCI1_ARBITER_ENABLE |\
  419. HRCWH_PCI2_ARBITER_ENABLE |\
  420. HRCWH_CORE_ENABLE |\
  421. HRCWH_FROM_0XFFF00100 |\
  422. HRCWH_BOOTSEQ_DISABLE |\
  423. HRCWH_SW_WATCHDOG_DISABLE |\
  424. HRCWH_ROM_LOC_LOCAL_16BIT |\
  425. HRCWH_TSEC1M_IN_GMII |\
  426. HRCWH_TSEC2M_IN_GMII )
  427. #endif
  428. /*
  429. * System performance
  430. */
  431. #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  432. #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  433. #define CFG_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  434. #define CFG_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  435. #define CFG_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
  436. #define CFG_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
  437. /*
  438. * System IO Config
  439. */
  440. #define CFG_SICRH SICRH_TSOBI1 /* Needed for gigabit to work on TSEC 1 */
  441. #define CFG_SICRL (SICRL_LDP_A | SICRL_USB1)
  442. #define CFG_HID0_INIT 0x000000000
  443. #define CFG_HID0_FINAL CFG_HID0_INIT
  444. #define CFG_HID2 HID2_HBE
  445. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  446. /* DDR */
  447. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  448. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  449. /* PCI */
  450. #ifdef CONFIG_PCI
  451. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  452. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  453. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  454. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  455. #else
  456. #define CFG_IBAT1L 0
  457. #define CFG_IBAT1U 0
  458. #define CFG_IBAT2L 0
  459. #define CFG_IBAT2U 0
  460. #endif
  461. #ifdef CONFIG_MPC83XX_PCI2
  462. #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  463. #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  464. #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  465. #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  466. #else
  467. #define CFG_IBAT3L 0
  468. #define CFG_IBAT3U 0
  469. #define CFG_IBAT4L 0
  470. #define CFG_IBAT4U 0
  471. #endif
  472. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  473. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  474. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  475. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  476. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  477. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  478. #define CFG_IBAT7L 0
  479. #define CFG_IBAT7U 0
  480. #define CFG_DBAT0L CFG_IBAT0L
  481. #define CFG_DBAT0U CFG_IBAT0U
  482. #define CFG_DBAT1L CFG_IBAT1L
  483. #define CFG_DBAT1U CFG_IBAT1U
  484. #define CFG_DBAT2L CFG_IBAT2L
  485. #define CFG_DBAT2U CFG_IBAT2U
  486. #define CFG_DBAT3L CFG_IBAT3L
  487. #define CFG_DBAT3U CFG_IBAT3U
  488. #define CFG_DBAT4L CFG_IBAT4L
  489. #define CFG_DBAT4U CFG_IBAT4U
  490. #define CFG_DBAT5L CFG_IBAT5L
  491. #define CFG_DBAT5U CFG_IBAT5U
  492. #define CFG_DBAT6L CFG_IBAT6L
  493. #define CFG_DBAT6U CFG_IBAT6U
  494. #define CFG_DBAT7L CFG_IBAT7L
  495. #define CFG_DBAT7U CFG_IBAT7U
  496. /*
  497. * Internal Definitions
  498. *
  499. * Boot Flags
  500. */
  501. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  502. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  503. #if defined(CONFIG_CMD_KGDB)
  504. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  505. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  506. #endif
  507. /*
  508. * Environment Configuration
  509. */
  510. #define CONFIG_ENV_OVERWRITE
  511. #ifdef CONFIG_HAS_ETH0
  512. #define CONFIG_ETHADDR 00:E0:0C:00:8C:01
  513. #endif
  514. #ifdef CONFIG_HAS_ETH1
  515. #define CONFIG_ETH1ADDR 00:E0:0C:00:8C:02
  516. #endif
  517. #define CONFIG_IPADDR 192.168.1.253
  518. #define CONFIG_SERVERIP 192.168.1.1
  519. #define CONFIG_GATEWAYIP 192.168.1.1
  520. #define CONFIG_NETMASK 255.255.252.0
  521. #define CONFIG_NETDEV eth0
  522. #ifdef CONFIG_MPC8349ITX
  523. #define CONFIG_HOSTNAME mpc8349emitx
  524. #else
  525. #define CONFIG_HOSTNAME mpc8349emitxgp
  526. #endif
  527. /* Default path and filenames */
  528. #define CONFIG_ROOTPATH /nfsroot/rootfs
  529. #define CONFIG_BOOTFILE uImage
  530. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  531. #ifdef CONFIG_MPC8349ITX
  532. #define CONFIG_FDTFILE mpc8349emitx.dtb
  533. #else
  534. #define CONFIG_FDTFILE mpc8349emitxgp.dtb
  535. #endif
  536. #define CONFIG_BOOTDELAY 0
  537. #define XMK_STR(x) #x
  538. #define MK_STR(x) XMK_STR(x)
  539. #define CONFIG_BOOTARGS \
  540. "root=/dev/nfs rw" \
  541. " nfsroot=" MK_STR(CONFIG_SERVERIP) ":" MK_STR(CONFIG_ROOTPATH) \
  542. " ip=" MK_STR(CONFIG_IPADDR) ":" MK_STR(CONFIG_SERVERIP) ":" \
  543. MK_STR(CONFIG_GATEWAYIP) ":" MK_STR(CONFIG_NETMASK) ":" \
  544. MK_STR(CONFIG_HOSTNAME) ":" MK_STR(CONFIG_NETDEV) ":off" \
  545. " console=" MK_STR(CONFIG_CONSOLE) "," MK_STR(CONFIG_BAUDRATE)
  546. #define CONFIG_EXTRA_ENV_SETTINGS \
  547. "console=" MK_STR(CONFIG_CONSOLE) "\0" \
  548. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  549. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  550. "tftpflash=tftpboot $loadaddr $uboot; " \
  551. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  552. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  553. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  554. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  555. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  556. "fdtaddr=400000\0" \
  557. "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0"
  558. #define CONFIG_NFSBOOTCOMMAND \
  559. "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
  560. " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  561. " console=$console,$baudrate $othbootargs; " \
  562. "tftp $loadaddr $bootfile;" \
  563. "tftp $fdtaddr $fdtfile;" \
  564. "bootm $loadaddr - $fdtaddr"
  565. #define CONFIG_RAMBOOTCOMMAND \
  566. "setenv bootargs root=/dev/ram rw" \
  567. " console=$console,$baudrate $othbootargs; " \
  568. "tftp $ramdiskaddr $ramdiskfile;" \
  569. "tftp $loadaddr $bootfile;" \
  570. "tftp $fdtaddr $fdtfile;" \
  571. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  572. #undef MK_STR
  573. #undef XMK_STR
  574. #endif