EB+MCF-EV123.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Configuation settings for the BuS EB+MCF-EV123 boards.
  3. *
  4. * (C) Copyright 2005 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _CONFIG_EB_MCF_EV123_H_
  25. #define _CONFIG_EB_MCF_EV123_H_
  26. #define CONFIG_EB_MCF_EV123
  27. #undef CFG_HALT_BEFOR_RAM_JUMP
  28. /*
  29. * High Level Configuration Options (easy to change)
  30. */
  31. #define CONFIG_MCF52x2 /* define processor family */
  32. #define CONFIG_M5282 /* define processor type */
  33. #define CONFIG_MISC_INIT_R
  34. #define CONFIG_MCFUART
  35. #define CFG_UART_PORT (0)
  36. #define CONFIG_BAUDRATE 9600
  37. #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  38. #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
  39. #define CONFIG_BOOTCOMMAND "printenv"
  40. /* Configuration for environment
  41. * Environment is embedded in u-boot in the second sector of the flash
  42. */
  43. #ifndef CONFIG_MONITOR_IS_IN_RAM
  44. #define CFG_ENV_ADDR 0xF003C000 /* End of 256K */
  45. #define CFG_ENV_SECT_SIZE 0x4000
  46. #define CFG_ENV_IS_IN_FLASH 1
  47. /*
  48. #define CFG_ENV_IS_EMBEDDED 1
  49. #define CFG_ENV_ADDR_REDUND 0xF0018000
  50. #define CFG_ENV_SECT_SIZE_REDUND 0x4000
  51. */
  52. #else
  53. #define CFG_ENV_ADDR 0xFFE04000
  54. #define CFG_ENV_SECT_SIZE 0x2000
  55. #define CFG_ENV_IS_IN_FLASH 1
  56. #endif
  57. /*
  58. * BOOTP options
  59. */
  60. #define CONFIG_BOOTP_BOOTFILESIZE
  61. #define CONFIG_BOOTP_BOOTPATH
  62. #define CONFIG_BOOTP_GATEWAY
  63. #define CONFIG_BOOTP_HOSTNAME
  64. /*
  65. * Command line configuration.
  66. */
  67. #include <config_cmd_default.h>
  68. #undef CONFIG_CMD_LOADB
  69. #define CONFIG_CMD_MII
  70. #define CONFIG_CMD_NET
  71. #define CONFIG_MCFFEC
  72. #ifdef CONFIG_MCFFEC
  73. # define CONFIG_NET_MULTI 1
  74. # define CONFIG_MII 1
  75. # define CONFIG_MII_INIT 1
  76. # define CFG_DISCOVER_PHY
  77. # define CFG_RX_ETH_BUFFER 8
  78. # define CFG_FAULT_ECHO_LINK_DOWN
  79. # define CFG_FEC0_PINMUX 0
  80. # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE
  81. # define MCFFEC_TOUT_LOOP 50000
  82. /* If CFG_DISCOVER_PHY is not defined - hardcoded */
  83. # ifndef CFG_DISCOVER_PHY
  84. # define FECDUPLEX FULL
  85. # define FECSPEED _100BASET
  86. # else
  87. # ifndef CFG_FAULT_ECHO_LINK_DOWN
  88. # define CFG_FAULT_ECHO_LINK_DOWN
  89. # endif
  90. # endif /* CFG_DISCOVER_PHY */
  91. #endif
  92. #ifdef CONFIG_MCFFEC
  93. # define CONFIG_ETHADDR 00:CF:52:82:EB:01
  94. # define CONFIG_IPADDR 192.162.1.2
  95. # define CONFIG_NETMASK 255.255.255.0
  96. # define CONFIG_SERVERIP 192.162.1.1
  97. # define CONFIG_GATEWAYIP 192.162.1.1
  98. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  99. #endif /* CONFIG_MCFFEC */
  100. #define CONFIG_BOOTDELAY 5
  101. #define CFG_PROMPT "\nEV123 U-Boot> "
  102. #define CFG_LONGHELP /* undef to save memory */
  103. #if defined(CONFIG_CMD_KGDB)
  104. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  105. #else
  106. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  107. #endif
  108. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  109. #define CFG_MAXARGS 16 /* max number of command args */
  110. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  111. #define CFG_LOAD_ADDR 0x20000
  112. #define CFG_MEMTEST_START 0x100000
  113. #define CFG_MEMTEST_END 0x400000
  114. /*#define CFG_DRAM_TEST 1 */
  115. #undef CFG_DRAM_TEST
  116. /* Clock and PLL Configuration */
  117. #define CFG_HZ 10000000
  118. #define CFG_CLK 58982400 /* 9,8304MHz * 6 */
  119. /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
  120. #define CFG_MFD 0x01 /* PLL Multiplication Factor Devider */
  121. #define CFG_RFD 0x00 /* PLL Reduce Frecuency Devider */
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. */
  127. #define CFG_MBAR 0x40000000
  128. /*-----------------------------------------------------------------------
  129. * Definitions for initial stack pointer and data area (in DPRAM)
  130. */
  131. #define CFG_INIT_RAM_ADDR 0x20000000
  132. #define CFG_INIT_RAM_END 0x10000 /* End of used area in internal SRAM */
  133. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  134. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  135. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  136. /*-----------------------------------------------------------------------
  137. * Start addresses for the final memory configuration
  138. * (Set up by the startup code)
  139. * Please note that CFG_SDRAM_BASE _must_ start at 0
  140. */
  141. #define CFG_SDRAM_BASE1 0x00000000
  142. #define CFG_SDRAM_SIZE1 16 /* SDRAM size in MB */
  143. /*
  144. #define CFG_SDRAM_BASE0 CFG_SDRAM_BASE1+CFG_SDRAM_SIZE1*1024*1024
  145. #define CFG_SDRAM_SIZE0 16 */ /* SDRAM size in MB */
  146. #define CFG_SDRAM_BASE CFG_SDRAM_BASE1
  147. #define CFG_SDRAM_SIZE CFG_SDRAM_SIZE1
  148. #define CFG_FLASH_BASE 0xFFE00000
  149. #define CFG_INT_FLASH_BASE 0xF0000000
  150. #define CFG_INT_FLASH_ENABLE 0x21
  151. /* If M5282 port is fully implemented the monitor base will be behind
  152. * the vector table. */
  153. #if (TEXT_BASE != CFG_INT_FLASH_BASE)
  154. #define CFG_MONITOR_BASE (TEXT_BASE + 0x400)
  155. #else
  156. #define CFG_MONITOR_BASE (TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
  157. #endif
  158. #define CFG_MONITOR_LEN 0x20000
  159. #define CFG_MALLOC_LEN (256 << 10)
  160. #define CFG_BOOTPARAMS_LEN 64*1024
  161. /*
  162. * For booting Linux, the board info and command line data
  163. * have to be in the first 8 MB of memory, since this is
  164. * the maximum mapped by the Linux kernel during initialization ??
  165. */
  166. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  167. /*-----------------------------------------------------------------------
  168. * FLASH organization
  169. */
  170. #define CFG_MAX_FLASH_SECT 35
  171. #define CFG_MAX_FLASH_BANKS 2
  172. #define CFG_FLASH_ERASE_TOUT 10000000
  173. #define CFG_FLASH_PROTECTION
  174. /*-----------------------------------------------------------------------
  175. * Cache Configuration
  176. */
  177. #define CFG_CACHELINE_SIZE 16
  178. /*-----------------------------------------------------------------------
  179. * Memory bank definitions
  180. */
  181. #define CFG_CS0_BASE CFG_FLASH_BASE
  182. #define CFG_CS0_SIZE 2*1024*1024
  183. #define CFG_CS0_WIDTH 16
  184. #define CFG_CS0_RO 0
  185. #define CFG_CS0_WS 6
  186. #define CFG_CS3_BASE 0xE0000000
  187. #define CFG_CS3_SIZE 1*1024*1024
  188. #define CFG_CS3_WIDTH 16
  189. #define CFG_CS3_RO 0
  190. #define CFG_CS3_WS 6
  191. /*-----------------------------------------------------------------------
  192. * Port configuration
  193. */
  194. #define CFG_PACNT 0x0000000 /* Port A D[31:24] */
  195. #define CFG_PADDR 0x0000000
  196. #define CFG_PADAT 0x0000000
  197. #define CFG_PBCNT 0x0000000 /* Port B D[23:16] */
  198. #define CFG_PBDDR 0x0000000
  199. #define CFG_PBDAT 0x0000000
  200. #define CFG_PCCNT 0x0000000 /* Port C D[15:08] */
  201. #define CFG_PCDDR 0x0000000
  202. #define CFG_PCDAT 0x0000000
  203. #define CFG_PDCNT 0x0000000 /* Port D D[07:00] */
  204. #define CFG_PCDDR 0x0000000
  205. #define CFG_PCDAT 0x0000000
  206. #define CFG_PEHLPAR 0xC0
  207. #define CFG_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
  208. #define CFG_DDRUA 0x05
  209. #define CFG_PJPAR 0xFF;
  210. /*-----------------------------------------------------------------------
  211. * CCM configuration
  212. */
  213. #define CFG_CCM_SIZ 0
  214. /*---------------------------------------------------------------------*/
  215. #endif /* _CONFIG_M5282EVB_H */
  216. /*---------------------------------------------------------------------*/