ep8248.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * Copyright (C) 2004 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * U-Boot configuration for Embedded Planet EP8248 boards.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_MPC8248
  28. #define CPU_ID_STR "MPC8248"
  29. #define CONFIG_EP8248 /* Embedded Planet EP8248 board */
  30. #undef DEBUG
  31. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  32. /* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
  33. #define CONFIG_ENV_OVERWRITE
  34. /*
  35. * Select serial console configuration
  36. *
  37. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  38. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  39. * for SCC).
  40. */
  41. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  42. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  43. #undef CONFIG_CONS_NONE /* It's not on external UART */
  44. #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
  45. #define CFG_BCSR 0xFA000000
  46. /*
  47. * Select ethernet configuration
  48. *
  49. * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
  50. * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
  51. * SCC, 1-3 for FCC)
  52. *
  53. * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
  54. * must be defined elsewhere (as for the console), or CFG_CMD_NET must
  55. * be removed from CONFIG_COMMANDS to remove support for networking.
  56. */
  57. #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
  58. #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
  59. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  60. #ifdef CONFIG_ETHER_ON_FCC
  61. #define CONFIG_ETHER_INDEX 1 /* FCC1 is used for Ethernet */
  62. #if (CONFIG_ETHER_INDEX == 1)
  63. /* - Rx clock is CLK10
  64. * - Tx clock is CLK11
  65. * - BDs/buffers on 60x bus
  66. * - Full duplex
  67. */
  68. #define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  69. #define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK10 | CMXFCR_TF1CS_CLK11)
  70. #define CFG_CPMFCR_RAMTYPE 0
  71. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  72. #elif (CONFIG_ETHER_INDEX == 2)
  73. /* - Rx clock is CLK13
  74. * - Tx clock is CLK14
  75. * - BDs/buffers on 60x bus
  76. * - Full duplex
  77. */
  78. #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  79. #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  80. #define CFG_CPMFCR_RAMTYPE 0
  81. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  82. #endif /* CONFIG_ETHER_INDEX */
  83. #define CONFIG_MII /* MII PHY management */
  84. #define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
  85. /*
  86. * GPIO pins used for bit-banged MII communications
  87. */
  88. #define MDIO_PORT 0 /* Not used - implemented in BCSR */
  89. #define MDIO_ACTIVE (*(vu_char *)(CFG_BCSR + 8) &= 0xFB)
  90. #define MDIO_TRISTATE (*(vu_char *)(CFG_BCSR + 8) |= 0x04)
  91. #define MDIO_READ (*(vu_char *)(CFG_BCSR + 8) & 1)
  92. #define MDIO(bit) if(bit) *(vu_char *)(CFG_BCSR + 8) |= 0x01; \
  93. else *(vu_char *)(CFG_BCSR + 8) &= 0xFE
  94. #define MDC(bit) if(bit) *(vu_char *)(CFG_BCSR + 8) |= 0x02; \
  95. else *(vu_char *)(CFG_BCSR + 8) &= 0xFD
  96. #define MIIDELAY udelay(1)
  97. #endif /* CONFIG_ETHER_ON_FCC */
  98. #ifndef CONFIG_8260_CLKIN
  99. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  100. #endif
  101. #define CONFIG_BAUDRATE 38400
  102. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  103. | CFG_CMD_DHCP \
  104. | CFG_CMD_ECHO \
  105. | CFG_CMD_I2C \
  106. | CFG_CMD_IMMAP \
  107. | CFG_CMD_MII \
  108. | CFG_CMD_PING \
  109. )
  110. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  111. #include <cmd_confdefs.h>
  112. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  113. #define CONFIG_BOOTCOMMAND "bootm FF860000" /* autoboot command */
  114. #define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=phys:7M(root),-(root)ro"
  115. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  116. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  117. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  118. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  119. #define CONFIG_KGDB_INDEX 1 /* which serial channel for kgdb */
  120. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  121. #endif
  122. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  123. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  124. /*
  125. * Miscellaneous configurable options
  126. */
  127. #define CFG_HUSH_PARSER
  128. #define CFG_PROMPT_HUSH_PS2 "> "
  129. #define CFG_LONGHELP /* undef to save memory */
  130. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  131. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  132. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  133. #else
  134. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  135. #endif
  136. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  137. #define CFG_MAXARGS 16 /* max number of command args */
  138. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  139. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  140. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  141. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  142. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  143. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  144. #define CFG_FLASH_BASE 0xFF800000
  145. #define CFG_FLASH_CFI
  146. #define CFG_FLASH_CFI_DRIVER
  147. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
  148. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  149. #define CFG_DIRECT_FLASH_TFTP
  150. #if (CONFIG_COMMANDS & CFG_CMD_JFFS2)
  151. #define CFG_JFFS2_FIRST_BANK 0
  152. #define CFG_JFFS2_NUM_BANKS CFG_MAX_FLASH_BANKS
  153. #define CFG_JFFS2_FIRST_SECTOR 0
  154. #define CFG_JFFS2_LAST_SECTOR 62
  155. #define CFG_JFFS2_SORT_FRAGMENTS
  156. #define CFG_JFFS_CUSTOM_PART
  157. #endif /* CFG_CMD_JFFS2 */
  158. #if (CONFIG_COMMANDS & CFG_CMD_I2C)
  159. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  160. #define CFG_I2C_SPEED 100000 /* I2C speed */
  161. #define CFG_I2C_SLAVE 0x7F /* I2C slave address */
  162. #endif /* CFG_CMD_I2C */
  163. #define CFG_MONITOR_BASE TEXT_BASE
  164. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  165. #define CFG_RAMBOOT
  166. #endif
  167. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
  168. #define CFG_ENV_IS_IN_FLASH
  169. #ifdef CFG_ENV_IS_IN_FLASH
  170. #define CFG_ENV_SECT_SIZE 0x20000
  171. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  172. #endif /* CFG_ENV_IS_IN_FLASH */
  173. #define CFG_DEFAULT_IMMR 0x00010000
  174. #define CFG_IMMR 0xF0000000
  175. #define CFG_INIT_RAM_ADDR CFG_IMMR
  176. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  177. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  178. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  179. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  180. /* Hard reset configuration word */
  181. #define CFG_HRCW_MASTER 0x0C40025A /* Not used - provided by FPGA */
  182. /* No slaves */
  183. #define CFG_HRCW_SLAVE1 0
  184. #define CFG_HRCW_SLAVE2 0
  185. #define CFG_HRCW_SLAVE3 0
  186. #define CFG_HRCW_SLAVE4 0
  187. #define CFG_HRCW_SLAVE5 0
  188. #define CFG_HRCW_SLAVE6 0
  189. #define CFG_HRCW_SLAVE7 0
  190. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  191. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  192. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  193. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  194. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
  195. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  196. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  197. #endif
  198. #define CFG_HID0_INIT 0
  199. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
  200. #define CFG_HID2 0
  201. #define CFG_SIUMCR 0x01240200
  202. #define CFG_SYPCR 0xFFFF0683
  203. #define CFG_BCR 0x00000000
  204. #define CFG_SCCR SCCR_DFBRG01
  205. #define CFG_RMR RMR_CSRE
  206. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  207. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  208. #define CFG_RCCR 0
  209. #define CFG_MPTPR 0x1300
  210. #define CFG_PSDMR 0x82672522
  211. #define CFG_PSRT 0x4B
  212. #define CFG_SDRAM_BASE 0x00000000
  213. #define CFG_SDRAM_BR (CFG_SDRAM_BASE | 0x00001841)
  214. #define CFG_SDRAM_OR 0xFF0030C0
  215. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00001801)
  216. #define CFG_OR0_PRELIM 0xFF8008C2
  217. #define CFG_BR2_PRELIM (CFG_BCSR | 0x00000801)
  218. #define CFG_OR2_PRELIM 0xFFF00864
  219. #define CFG_RESET_ADDRESS 0xC0000000
  220. #endif /* __CONFIG_H */