icecube.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc5xxx.h>
  25. #include <pci.h>
  26. #ifndef CFG_RAMBOOT
  27. static void sdram_start (int hi_addr)
  28. {
  29. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  30. #ifdef CONFIG_MPC5200_DDR
  31. /* unlock mode register */
  32. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f00 | hi_addr_bit;
  33. /* precharge all banks */
  34. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f02 | hi_addr_bit;
  35. /* set mode register: extended mode */
  36. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x40090000;
  37. /* set mode register: reset DLL */
  38. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x058d0000;
  39. /* precharge all banks */
  40. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f02 | hi_addr_bit;
  41. /* auto refresh */
  42. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xf05f0f04 | hi_addr_bit;
  43. /* set mode register */
  44. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x018d0000;
  45. /* normal operation */
  46. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0x705f0f00 | hi_addr_bit;
  47. #else
  48. /* unlock mode register */
  49. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0000 | hi_addr_bit;
  50. /* precharge all banks */
  51. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0002 | hi_addr_bit;
  52. /* set mode register */
  53. #if defined(CONFIG_MPC5200)
  54. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x00cd0000;
  55. #elif defined(CONFIG_MGT5100)
  56. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x008d0000;
  57. #endif
  58. /* auto refresh */
  59. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0004 | hi_addr_bit;
  60. /* auto refresh */
  61. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0xd04f0004 | hi_addr_bit;
  62. /* set mode register */
  63. *(vu_long *)MPC5XXX_SDRAM_MODE = 0x00cd0000;
  64. /* normal operation */
  65. *(vu_long *)MPC5XXX_SDRAM_CTRL = 0x504f0000 | hi_addr_bit;
  66. #endif
  67. }
  68. #endif
  69. long int initdram (int board_type)
  70. {
  71. ulong dramsize = 0;
  72. #ifdef CONFIG_MPC5200_DDR
  73. ulong dramsize2 = 0;
  74. #endif
  75. #ifndef CFG_RAMBOOT
  76. ulong test1, test2;
  77. /* configure SDRAM start/end */
  78. #if defined(CONFIG_MPC5200)
  79. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  80. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  81. #ifdef CONFIG_MPC5200_DDR
  82. /* setup config registers */
  83. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = 0x73722930;
  84. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = 0x47770000;
  85. /* set tap delay to 0x10 */
  86. *(vu_long *)MPC5XXX_CDM_PORCFG = 0x10000000;
  87. #else
  88. /* setup config registers */
  89. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = 0xd2322800;
  90. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = 0x8ad70000;
  91. #endif
  92. #elif defined(CONFIG_MGT5100)
  93. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  94. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  95. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  96. /* setup config registers */
  97. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = 0xc2222600;
  98. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = 0x88b70004;
  99. /* address select register */
  100. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = 0x03000000;
  101. #endif
  102. sdram_start(0);
  103. test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  104. sdram_start(1);
  105. test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  106. if (test1 > test2) {
  107. sdram_start(0);
  108. dramsize = test1;
  109. } else {
  110. dramsize = test2;
  111. }
  112. #if defined(CONFIG_MPC5200)
  113. *(vu_long *)MPC5XXX_SDRAM_CS0CFG =
  114. (0x13 + __builtin_ffs(dramsize >> 20) - 1);
  115. #ifdef CONFIG_MPC5200_DDR
  116. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  117. sdram_start(0);
  118. test1 = get_ram_size((ulong *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  119. sdram_start(1);
  120. test2 = get_ram_size((ulong *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  121. if (test1 > test2) {
  122. sdram_start(0);
  123. dramsize2 = test1;
  124. } else {
  125. dramsize2 = test2;
  126. }
  127. *(vu_long *)MPC5XXX_SDRAM_CS1CFG =
  128. dramsize + (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  129. #else
  130. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  131. #endif
  132. #elif defined(CONFIG_MGT5100)
  133. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  134. #endif
  135. #else /* CFG_RAMBOOT */
  136. #ifdef CONFIG_MGT5100
  137. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  138. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  139. #else
  140. dramsize = ((1 << (*(vu_long *)MPC5XXX_SDRAM_CS0CFG - 0x13)) << 20);
  141. #ifdef CONFIG_MPC5200_DDR
  142. dramsize2 = ((1 << (*(vu_long *)MPC5XXX_SDRAM_CS1CFG - 0x13)) << 20);
  143. #endif
  144. #endif
  145. #endif /* CFG_RAMBOOT */
  146. #ifdef CONFIG_MPC5200_DDR
  147. dramsize += dramsize2;
  148. #endif
  149. /* return total ram size */
  150. return dramsize;
  151. }
  152. int checkboard (void)
  153. {
  154. #if defined(CONFIG_MPC5200)
  155. puts ("Board: Motorola MPC5200 (IceCube)\n");
  156. #elif defined(CONFIG_MGT5100)
  157. puts ("Board: Motorola MGT5100 (IceCube)\n");
  158. #endif
  159. return 0;
  160. }
  161. void flash_preinit(void)
  162. {
  163. /*
  164. * Now, when we are in RAM, enable flash write
  165. * access for detection process.
  166. * Note that CS_BOOT cannot be cleared when
  167. * executing in flash.
  168. */
  169. #if defined(CONFIG_MGT5100)
  170. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  171. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  172. #endif
  173. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  174. }
  175. void flash_afterinit(ulong size)
  176. {
  177. if (size == 0x800000) { /* adjust mapping */
  178. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  179. START_REG(CFG_BOOTCS_START | size);
  180. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  181. STOP_REG(CFG_BOOTCS_START | size, size);
  182. }
  183. }
  184. #ifdef CONFIG_PCI
  185. static struct pci_controller hose;
  186. extern void pci_mpc5xxx_init(struct pci_controller *);
  187. void pci_init_board(void)
  188. {
  189. pci_mpc5xxx_init(&hose);
  190. }
  191. #endif