IAD210.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * (C) Copyright 2001
  3. * Paul Geerinckx
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc8xx.h>
  25. #include "atm.h"
  26. #include <i2c.h>
  27. /* ------------------------------------------------------------------------- */
  28. static long int dram_size (long int, long int *, long int);
  29. /* ------------------------------------------------------------------------- */
  30. /* used PLD registers */
  31. # define PLD_GCR1_REG (unsigned char *) (0x10000000 + 0)
  32. # define PLD_EXT_RES (unsigned char *) (0x10000000 + 10)
  33. # define PLD_EXT_FETH (unsigned char *) (0x10000000 + 11)
  34. # define PLD_EXT_LED (unsigned char *) (0x10000000 + 12)
  35. # define PLD_EXT_X21 (unsigned char *) (0x10000000 + 13)
  36. #define _NOT_USED_ 0xFFFFFFFF
  37. const uint sdram_table[] =
  38. {
  39. /*
  40. * Single Read. (Offset 0 in UPMA RAM)
  41. */
  42. 0xFE2DB004, 0xF0AA7004, 0xF0A5F400, 0xF3AFFC47, /* last */
  43. _NOT_USED_,
  44. /*
  45. * SDRAM Initialization (offset 5 in UPMA RAM)
  46. *
  47. * This is no UPM entry point. The following definition uses
  48. * the remaining space to establish an initialization
  49. * sequence, which is executed by a RUN command.
  50. *
  51. */
  52. 0xFFFAF834, 0xFFE5B435, /* last */
  53. _NOT_USED_,
  54. /*
  55. * Burst Read. (Offset 8 in UPMA RAM)
  56. */
  57. 0xFE2DB004, 0xF0AF7404, 0xF0AFFC00, 0xF0AFFC00,
  58. 0xF0AFFC00, 0xF0AAF800, 0xF1A5E447, /* last */
  59. _NOT_USED_,
  60. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  61. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  62. /*
  63. * Single Write. (Offset 18 in UPMA RAM)
  64. */
  65. 0xFE29B300, 0xF1A27304, 0xFFA5F747, /* last */
  66. _NOT_USED_,
  67. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  68. /*
  69. * Burst Write. (Offset 20 in UPMA RAM)
  70. */
  71. 0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,
  72. 0xF1AAF804, 0xFFA5F447, /* last */
  73. _NOT_USED_, _NOT_USED_,
  74. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  75. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  76. /*
  77. * Refresh (Offset 30 in UPMA RAM)
  78. */
  79. 0xFFAC3884, 0xFFAC3404, 0xFFAFFC04, 0xFFAFFC84,
  80. 0xFFAFFC07, /* last */
  81. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  82. /*
  83. * MRS sequence (Offset 38 in UPMA RAM)
  84. */
  85. 0xFFAAB834, 0xFFA57434, 0xFFAFFC05, /* last */
  86. _NOT_USED_,
  87. /*
  88. * Exception. (Offset 3c in UPMA RAM)
  89. */
  90. 0xFFAFFC04, 0xFFAFFC05, /* last */
  91. _NOT_USED_, _NOT_USED_,
  92. };
  93. /* ------------------------------------------------------------------------- */
  94. long int initdram (int board_type)
  95. {
  96. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  97. volatile memctl8xx_t *memctl = &immap->im_memctl;
  98. volatile iop8xx_t *iop = &immap->im_ioport;
  99. volatile fec_t *fecp = &immap->im_cpm.cp_fec;
  100. long int size;
  101. upmconfig(UPMA, (uint *)sdram_table, sizeof(sdram_table)/sizeof(uint));
  102. /*
  103. * Preliminary prescaler for refresh (depends on number of
  104. * banks): This value is selected for four cycles every 62.4 us
  105. * with two SDRAM banks or four cycles every 31.2 us with one
  106. * bank. It will be adjusted after memory sizing.
  107. */
  108. memctl->memc_mptpr = CFG_MPTPR;
  109. memctl->memc_mar = 0x00000088;
  110. /*
  111. * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at
  112. * preliminary addresses - these have to be modified after the
  113. * SDRAM size has been determined.
  114. */
  115. memctl->memc_or2 = CFG_OR2_PRELIM;
  116. memctl->memc_br2 = CFG_BR2_PRELIM;
  117. memctl->memc_mamr = CFG_MAMR & (~(MAMR_PTAE)); /* no refresh yet */
  118. udelay(200);
  119. /* perform SDRAM initializsation sequence */
  120. memctl->memc_mcr = 0x80004105; /* SDRAM bank 0 */
  121. udelay(1);
  122. memctl->memc_mcr = 0x80004230; /* SDRAM bank 0 - execute twice */
  123. udelay(1);
  124. memctl->memc_mcr = 0x80004105; /* SDRAM precharge */
  125. udelay(1);
  126. memctl->memc_mcr = 0x80004030; /* SDRAM 16x autorefresh */
  127. udelay(1);
  128. memctl->memc_mcr = 0x80004138; /* SDRAM upload parameters */
  129. udelay(1);
  130. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  131. udelay (1000);
  132. /*
  133. * Check Bank 0 Memory Size for re-configuration
  134. *
  135. */
  136. size = dram_size (CFG_MAMR, (ulong *)SDRAM_BASE_PRELIM, SDRAM_MAX_SIZE);
  137. udelay (1000);
  138. memctl->memc_mamr = CFG_MAMR;
  139. udelay (1000);
  140. /*
  141. * Final mapping
  142. */
  143. memctl->memc_or2 = ((-size) & 0xFFFF0000) | CFG_OR2_PRELIM;
  144. memctl->memc_br2 = ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V);
  145. udelay(10000);
  146. /* prepare pin multiplexing for fast ethernet */
  147. atmLoad();
  148. fecp->fec_ecntrl = 0x00000004; /* rev D3 pinmux SET */
  149. iop->iop_pdpar |= 0x0080; /* set pin as MII_clock */
  150. return (size);
  151. }
  152. /* ------------------------------------------------------------------------- */
  153. /*
  154. * Check memory range for valid RAM. A simple memory test determines
  155. * the actually available RAM size between addresses `base' and
  156. * `base + maxsize'. Some (not all) hardware errors are detected:
  157. * - short between address lines
  158. * - short between data lines
  159. */
  160. static long int dram_size (long int mamr_value, long int *base, long int maxsize)
  161. {
  162. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  163. volatile memctl8xx_t *memctl = &immap->im_memctl;
  164. volatile long int *addr;
  165. ulong cnt, val;
  166. ulong save[32]; /* to make test non-destructive */
  167. unsigned char i = 0;
  168. memctl->memc_mamr = mamr_value;
  169. for (cnt = maxsize/sizeof(long); cnt > 0; cnt >>= 1) {
  170. addr = base + cnt; /* pointer arith! */
  171. save[i++] = *addr;
  172. *addr = ~cnt;
  173. }
  174. /* write 0 to base address */
  175. addr = base;
  176. save[i] = *addr;
  177. *addr = 0;
  178. /* check at base address */
  179. if ((val = *addr) != 0) {
  180. *addr = save[i];
  181. return (0);
  182. }
  183. for (cnt = 1; cnt <= maxsize/sizeof(long); cnt <<= 1) {
  184. addr = base + cnt; /* pointer arith! */
  185. val = *addr;
  186. *addr = save[--i];
  187. if (val != (~cnt)) {
  188. return (cnt * sizeof(long));
  189. }
  190. }
  191. return (maxsize);
  192. }
  193. /*
  194. * Check Board Identity:
  195. */
  196. int checkboard (void)
  197. {
  198. return (0);
  199. }
  200. void board_serial_init(void)
  201. {
  202. ;/* nothing to do here */
  203. }
  204. void board_ether_init(void)
  205. {
  206. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  207. volatile iop8xx_t *iop = &immap->im_ioport;
  208. volatile fec_t *fecp = &immap->im_cpm.cp_fec;
  209. atmLoad();
  210. fecp->fec_ecntrl = 0x00000004; /* rev D3 pinmux SET */
  211. iop->iop_pdpar |= 0x0080; /* set pin as MII_clock */
  212. }
  213. int board_pre_init (void)
  214. {
  215. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  216. volatile cpmtimer8xx_t *timers = &immap->im_cpmtimer;
  217. volatile memctl8xx_t *memctl = &immap->im_memctl;
  218. volatile iop8xx_t *iop = &immap->im_ioport;
  219. /* configure the LED timing output pins - port A pin 4 */
  220. iop->iop_papar = 0x0800;
  221. iop->iop_padir = 0x0800;
  222. /* start timer 2 for the 4hz LED blink rate */
  223. timers->cpmt_tmr2 = 0xff2c; /* 4hz for 64mhz */
  224. timers->cpmt_trr2 = 0x000003d0; /* clk/16 , prescale=256 */
  225. timers->cpmt_tgcr = 0x00000810; /* run timer 2 */
  226. /* chip select for PLD access */
  227. memctl->memc_br6 = 0x10000401;
  228. memctl->memc_or6 = 0xFC000908;
  229. /* PLD initial values ( set LEDs, remove reset on LXT) */
  230. *PLD_GCR1_REG = 0x06;
  231. *PLD_EXT_RES = 0xC0;
  232. *PLD_EXT_FETH = 0x40;
  233. *PLD_EXT_LED = 0xFF;
  234. *PLD_EXT_X21 = 0x04;
  235. return 0;
  236. }
  237. void board_get_enetaddr (uchar *addr)
  238. {
  239. int i;
  240. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  241. volatile cpm8xx_t *cpm = &immap->im_cpm;
  242. unsigned int rccrtmp;
  243. char default_mac_addr[] = {0x00, 0x08, 0x01, 0x02, 0x03, 0x04};
  244. for (i=0; i<6; i++)
  245. addr[i] = default_mac_addr[i];
  246. printf("There is an error in the i2c driver .. /n");
  247. printf("You need to fix it first....../n");
  248. rccrtmp = cpm->cp_rccr;
  249. cpm->cp_rccr |= 0x0020;
  250. i2c_reg_read(0xa0, 0);
  251. printf ("seep = '-%c-%c-%c-%c-%c-%c-'\n",
  252. i2c_reg_read(0xa0, 0), i2c_reg_read(0xa0, 0), i2c_reg_read(0xa0, 0),
  253. i2c_reg_read(0xa0, 0), i2c_reg_read(0xa0, 0), i2c_reg_read(0xa0, 0) );
  254. cpm->cp_rccr = rccrtmp;
  255. }