tlb.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  30. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  31. MAS3_SW|MAS3_SR, 0,
  32. 0, 0, BOOKE_PAGESZ_4K, 0),
  33. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  34. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  35. MAS3_SW|MAS3_SR, 0,
  36. 0, 0, BOOKE_PAGESZ_4K, 0),
  37. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  38. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  39. MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  43. MAS3_SW|MAS3_SR, 0,
  44. 0, 0, BOOKE_PAGESZ_4K, 0),
  45. #ifdef CPLD_BASE
  46. SET_TLB_ENTRY(0, CPLD_BASE, CPLD_BASE_PHYS,
  47. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  48. 0, 0, BOOKE_PAGESZ_4K, 0),
  49. #endif
  50. #ifdef PIXIS_BASE
  51. SET_TLB_ENTRY(0, PIXIS_BASE, PIXIS_BASE_PHYS,
  52. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  53. 0, 0, BOOKE_PAGESZ_4K, 0),
  54. #endif
  55. /* TLB 1 */
  56. /* *I*** - Covers boot page */
  57. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  58. /*
  59. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  60. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  61. */
  62. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  63. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  64. 0, 0, BOOKE_PAGESZ_1M, 1),
  65. #else
  66. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  67. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  68. 0, 0, BOOKE_PAGESZ_4K, 1),
  69. #endif
  70. /* *I*G* - CCSRBAR */
  71. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  72. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 1, BOOKE_PAGESZ_16M, 1),
  74. /* *I*G* - Flash, localbus */
  75. /* This will be changed to *I*G* after relocation to RAM. */
  76. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  77. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  78. 0, 2, BOOKE_PAGESZ_256M, 1),
  79. /* *I*G* - PCI */
  80. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  81. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  82. 0, 3, BOOKE_PAGESZ_1G, 1),
  83. /* *I*G* - PCI */
  84. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
  85. CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
  86. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  87. 0, 4, BOOKE_PAGESZ_256M, 1),
  88. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
  89. CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
  90. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  91. 0, 5, BOOKE_PAGESZ_256M, 1),
  92. /* *I*G* - PCI I/O */
  93. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  94. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  95. 0, 6, BOOKE_PAGESZ_256K, 1),
  96. /* Bman/Qman */
  97. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  98. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  99. MAS3_SW|MAS3_SR, 0,
  100. 0, 9, BOOKE_PAGESZ_1M, 1),
  101. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x00100000,
  102. CONFIG_SYS_BMAN_MEM_PHYS + 0x00100000,
  103. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  104. 0, 10, BOOKE_PAGESZ_1M, 1),
  105. #endif
  106. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  107. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  108. MAS3_SW|MAS3_SR, 0,
  109. 0, 11, BOOKE_PAGESZ_1M, 1),
  110. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x00100000,
  111. CONFIG_SYS_QMAN_MEM_PHYS + 0x00100000,
  112. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  113. 0, 12, BOOKE_PAGESZ_1M, 1),
  114. #endif
  115. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  116. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  117. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  118. 0, 13, BOOKE_PAGESZ_4M, 1),
  119. #endif
  120. #ifdef CONFIG_SYS_NAND_BASE
  121. /*
  122. * *I*G - NAND
  123. * entry 14 and 15 has been used hard coded, they will be disabled
  124. * in cpu_init_f, so we use entry 16 for nand.
  125. */
  126. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  127. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  128. 0, 16, BOOKE_PAGESZ_1M, 1),
  129. #endif
  130. };
  131. int num_tlb_entries = ARRAY_SIZE(tlb_table);