tlb.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * Copyright 2009-2010 eXMeritus, A Boeing Company
  3. * Copyright 2008-2009 Freescale Semiconductor, Inc.
  4. *
  5. * (C) Copyright 2000
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <asm/mmu.h>
  28. struct fsl_e_tlb_entry tlb_table[] = {
  29. /* TLB 0 - for temp stack in cache */
  30. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 0 * 1024,
  31. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 0 * 1024,
  32. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  33. 0, 0, BOOKE_PAGESZ_4K, 0),
  34. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  35. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  39. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  40. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  41. 0, 0, BOOKE_PAGESZ_4K, 0),
  42. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  43. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  44. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  45. 0, 0, BOOKE_PAGESZ_4K, 0),
  46. /* TLB 1 */
  47. /* *I*** - Boot page */
  48. SET_TLB_ENTRY(1, CONFIG_BPTR_VIRT_ADDR,
  49. CONFIG_BPTR_VIRT_ADDR,
  50. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 0, BOOKE_PAGESZ_4K, 1),
  52. /* *I*G* - CCSRBAR */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR,
  54. CONFIG_SYS_CCSRBAR_PHYS,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 1, BOOKE_PAGESZ_1M, 1),
  57. /*
  58. * W**G* - FLASH (Will be *I*G* after relocation to RAM)
  59. *
  60. * This maps both SPI FLASH chips (128MByte per chip)
  61. */
  62. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE,
  63. CONFIG_SYS_FLASH_BASE_PHYS,
  64. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  65. 0, 2, BOOKE_PAGESZ_256M, 1),
  66. /*
  67. * *I*G* - PCI memory
  68. *
  69. * We have 1.5GB total PCI-E memory space to map and we want to use
  70. * the minimum possible number of TLB entries. Since Book-E TLB
  71. * entries are sized in powers of 4, we use 1GB + 256MB + 256MB.
  72. */
  73. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT,
  74. CONFIG_SYS_PCIE3_MEM_PHYS,
  75. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  76. 0, 3, BOOKE_PAGESZ_1G, 1),
  77. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x40000000,
  78. CONFIG_SYS_PCIE3_MEM_PHYS + 0x40000000,
  79. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  80. 0, 4, BOOKE_PAGESZ_256M, 1),
  81. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x50000000,
  82. CONFIG_SYS_PCIE3_MEM_PHYS + 0x50000000,
  83. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  84. 0, 5, BOOKE_PAGESZ_256M, 1),
  85. /*
  86. * *I*G* - PCI I/O
  87. *
  88. * This one entry covers all 3 64k PCI-E I/O windows
  89. */
  90. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_IO_VIRT,
  91. CONFIG_SYS_PCIE3_IO_PHYS,
  92. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  93. 0, 6, BOOKE_PAGESZ_256K, 1),
  94. };
  95. int num_tlb_entries = ARRAY_SIZE(tlb_table);