a3m071.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Copyright 2012 Stefan Roese <sr@denx.de>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #ifndef __CONFIG_H
  18. #define __CONFIG_H
  19. /*
  20. * High Level Configuration Options
  21. * (easy to change)
  22. */
  23. #define CONFIG_MPC5200
  24. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  25. #define CONFIG_A3M071 /* ... on A3M071 board */
  26. #define CONFIG_SYS_TEXT_BASE 0x01000000 /* boot low for 32 MiB boards */
  27. #define CONFIG_SPL_TARGET "u-boot-img.bin"
  28. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  29. #define CONFIG_MISC_INIT_R
  30. #define CONFIG_SYS_LOWBOOT /* Enable lowboot */
  31. #ifdef CONFIG_A4M2K
  32. #define CONFIG_HOSTNAME a4m2k
  33. #else
  34. #define CONFIG_HOSTNAME a3m071
  35. #endif
  36. /*
  37. * Serial console configuration
  38. */
  39. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  40. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  41. #define CONFIG_SYS_BAUDRATE_TABLE \
  42. { 9600, 19200, 38400, 57600, 115200, 230400 }
  43. /*
  44. * Command line configuration.
  45. */
  46. #include <config_cmd_default.h>
  47. #define CONFIG_CMD_BSP
  48. #define CONFIG_CMD_CACHE
  49. #define CONFIG_CMD_MII
  50. #define CONFIG_CMD_REGINFO
  51. /*
  52. * IPB Bus clocking configuration.
  53. */
  54. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  55. /* define for 66MHz speed - undef for 33MHz PCI clock speed */
  56. #ifdef CONFIG_A4M2K
  57. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  58. #else
  59. #undef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  60. #endif
  61. /* pass open firmware flat tree */
  62. #define CONFIG_OF_LIBFDT
  63. #define CONFIG_OF_BOARD_SETUP
  64. /* maximum size of the flat tree (8K) */
  65. #define OF_FLAT_TREE_MAX_SIZE 8192
  66. #define OF_CPU "PowerPC,5200@0"
  67. #define OF_SOC "soc5200@f0000000"
  68. #define OF_TBCLK (bd->bi_busfreq / 4)
  69. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  70. /*
  71. * NOR flash configuration
  72. */
  73. #define CONFIG_SYS_FLASH_BASE 0xfc000000
  74. #define CONFIG_SYS_FLASH_SIZE 0x02000000
  75. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  76. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  77. #define CONFIG_SYS_MAX_FLASH_SECT 256
  78. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
  79. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  80. #define CONFIG_SYS_FLASH_LOCK_TOUT 5
  81. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000
  82. #define CONFIG_SYS_FLASH_PROTECTION
  83. #define CONFIG_FLASH_CFI_DRIVER
  84. #define CONFIG_SYS_FLASH_CFI
  85. #define CONFIG_SYS_FLASH_EMPTY_INFO
  86. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  87. #define CONFIG_FLASH_VERIFY
  88. /*
  89. * Environment settings
  90. */
  91. #define CONFIG_ENV_IS_IN_FLASH
  92. #define CONFIG_ENV_SIZE 0x10000
  93. #define CONFIG_ENV_SECT_SIZE 0x20000
  94. #define CONFIG_ENV_OVERWRITE
  95. /*
  96. * Memory map
  97. */
  98. #define CONFIG_SYS_MBAR 0xf0000000
  99. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  100. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  101. /* Use SRAM until RAM will be available */
  102. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  103. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  104. #define CONFIG_SYS_GBL_DATA_SIZE 128
  105. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  106. CONFIG_SYS_GBL_DATA_SIZE)
  107. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  108. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  109. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  110. #define CONFIG_SYS_MALLOC_LEN (1 << 20)
  111. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  112. /*
  113. * Ethernet configuration
  114. */
  115. #define CONFIG_MPC5xxx_FEC
  116. #define CONFIG_MPC5xxx_FEC_MII100
  117. #ifdef CONFIG_A4M2K
  118. #define CONFIG_PHY_ADDR 0x01
  119. #else
  120. #define CONFIG_PHY_ADDR 0x00
  121. #endif
  122. /*
  123. * GPIO configuration
  124. */
  125. /*
  126. * GPIO-config depends on failsave-level
  127. * failsave 0 means just MPX-config, no digiboard, no fpga
  128. * 1 means digiboard ok
  129. * 2 means fpga ok
  130. */
  131. #ifdef CONFIG_A4M2K
  132. #define CONFIG_SYS_GPS_PORT_CONFIG 0x0005C805
  133. #else
  134. /* for failsave-level 0 - full failsave */
  135. #define CONFIG_SYS_GPS_PORT_CONFIG 0x1005C005
  136. /* for failsave-level 1 - only digiboard ok */
  137. #define CONFIG_SYS_GPS_PORT_CONFIG_1 0x1005C005
  138. /* for failsave-level 2 - all ok */
  139. #define CONFIG_SYS_GPS_PORT_CONFIG_2 0x1005C005
  140. #endif
  141. #define CONFIG_WDOG_GPIO_PIN GPIO_WKUP_7
  142. #if defined(CONFIG_A4M2K) && !defined(CONFIG_SPL_BUILD)
  143. #define CONFIG_HW_WATCHDOG /* Use external HW-Watchdog */
  144. #endif
  145. /*
  146. * Configuration matrix
  147. * MSB LSB
  148. * failsave 0 0x1005C005 00010000000001011100000000000101 ( full failsave )
  149. * failsave 1 0x1005C005 00010000000001011100000000000101 ( digib.-ver ok )
  150. * failsave 2 0x1005C005 00010000000001011100000000000101 ( all ok )
  151. * || ||| || | ||| | | | |
  152. * || ||| || | ||| | | | | bit rev name
  153. * ++-+++-++--+---+++-+---+---+---+- 0 31 CS1
  154. * +-+++-++--+---+++-+---+---+---+- 1 30 LPTZ
  155. * ||| || | ||| | | | | 2 29 ALTs
  156. * +++-++--+---+++-+---+---+---+- 3 28 ALTs
  157. * ++-++--+---+++-+---+---+---+- 4 27 CS7
  158. * +-++--+---+++-+---+---+---+- 5 26 CS6
  159. * || | ||| | | | | 6 25 ATA
  160. * ++--+---+++-+---+---+---+- 7 24 ATA
  161. * +--+---+++-+---+---+---+- 8 23 IR_USB_CLK
  162. * | ||| | | | | 9 22 IRDA
  163. * | ||| | | | | 10 21 IRDA
  164. * +---+++-+---+---+---+- 11 20 IRDA
  165. * ||| | | | | 12 19 Ether
  166. * ||| | | | | 13 18 Ether
  167. * ||| | | | | 14 17 Ether
  168. * +++-+---+---+---+- 15 16 Ether
  169. * ++-+---+---+---+- 16 15 PCI_DIS
  170. * +-+---+---+---+- 17 14 USB_SE
  171. * | | | | 18 13 USB
  172. * +---+---+---+- 19 12 USB
  173. * | | | 20 11 PSC3
  174. * | | | 21 10 PSC3
  175. * | | | 22 9 PSC3
  176. * +---+---+- 23 8 PSC3
  177. * | | 24 7 -
  178. * | | 25 6 PSC2
  179. * | | 26 5 PSC2
  180. * +---+- 27 4 PSC2
  181. * | 28 3 -
  182. * | 29 2 PSC1
  183. * | 30 1 PSC1
  184. * +- 31 0 PSC1
  185. */
  186. /*
  187. * Miscellaneous configurable options
  188. */
  189. #define CONFIG_SYS_LONGHELP
  190. #define CONFIG_SYS_PROMPT "=> "
  191. #define CONFIG_CMDLINE_EDITING
  192. #define CONFIG_SYS_HUSH_PARSER
  193. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  194. #if defined(CONFIG_CMD_KGDB)
  195. #define CONFIG_SYS_CBSIZE 1024
  196. #else
  197. #define CONFIG_SYS_CBSIZE 256
  198. #endif
  199. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  200. #define CONFIG_SYS_MAXARGS 16
  201. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  202. #define CONFIG_SYS_MEMTEST_START 0x00100000
  203. #define CONFIG_SYS_MEMTEST_END 0x00f00000
  204. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  205. #define CONFIG_SYS_HZ 1000
  206. #define CONFIG_LOOPW
  207. #define CONFIG_SYS_CONSOLE_INFO_QUIET /* don't print console @ startup*/
  208. /*
  209. * Various low-level settings
  210. */
  211. #define CONFIG_SYS_HID0_INIT (HID0_ICE | HID0_ICFI)
  212. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  213. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  214. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  215. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  216. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  217. #ifdef CONFIG_A4M2K
  218. /* external MRAM */
  219. #define CONFIG_SYS_CS1_START 0xf1000000
  220. #define CONFIG_SYS_CS1_SIZE (512 << 10) /* 512KiB MRAM */
  221. #endif
  222. #define CONFIG_SYS_CS2_START 0xe0000000
  223. #define CONFIG_SYS_CS2_SIZE 0x00100000
  224. /* FPGA slave io (512kiB / 1MiB) - see ticket #66 */
  225. #define CONFIG_SYS_CS3_START 0xE9000000
  226. #ifdef CONFIG_A4M2K
  227. #define CONFIG_SYS_CS3_SIZE 0x00100000
  228. #else
  229. #define CONFIG_SYS_CS3_SIZE 0x00080000
  230. #endif
  231. /* 00000000 00110010 1 0 1 1 10 01 00 00 0 0 0 0 = 0x0032B900 */
  232. #define CONFIG_SYS_CS3_CFG 0x0032B900
  233. #ifndef CONFIG_A4M2K
  234. /* Diagnosis Interface - see ticket #63 */
  235. #define CONFIG_SYS_CS4_START 0xEA000000
  236. #define CONFIG_SYS_CS4_SIZE 0x00000001
  237. /* 00000000 00000010 1 0 1 1 10 01 00 00 0 0 0 0 = 0x0002B900 */
  238. #define CONFIG_SYS_CS4_CFG 0x0002B900
  239. #endif
  240. /* FPGA master io (64kiB / 1MiB) - see ticket #66 */
  241. #define CONFIG_SYS_CS5_START 0xE8000000
  242. #ifdef CONFIG_A4M2K
  243. #define CONFIG_SYS_CS5_SIZE 0x00100000
  244. #else
  245. #define CONFIG_SYS_CS5_SIZE 0x00010000
  246. #endif
  247. /* 00000000 00110010 1 0 1 1 10 01 00 00 0 0 0 0 = 0x0032B900 */
  248. #define CONFIG_SYS_CS5_CFG 0x0032B900
  249. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* for pci_clk = 66 MHz */
  250. #define CONFIG_SYS_BOOTCS_CFG 0x0006F900
  251. #define CONFIG_SYS_CS1_CFG 0x0008FD00
  252. #define CONFIG_SYS_CS2_CFG 0x0006F90C
  253. #else /* for pci_clk = 33 MHz */
  254. #define CONFIG_SYS_BOOTCS_CFG 0x0002F900
  255. #define CONFIG_SYS_CS1_CFG 0x0001FB00
  256. #define CONFIG_SYS_CS2_CFG 0x0002F90C
  257. #endif
  258. #define CONFIG_SYS_CS_BURST 0x00000000
  259. /* set DC for FPGA CS5 and CS3 to 0 - see ticket #66 */
  260. /* R 7 R 6 R 5 R 4 R 3 R 2 R 1 R 0 */
  261. /* 00 11 00 11 00 00 00 11 00 00 00 00 00 00 00 00 */
  262. #define CONFIG_SYS_CS_DEADCYCLE 0x33030000
  263. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  264. /*
  265. * Environment Configuration
  266. */
  267. #define CONFIG_BOOTDELAY 0 /* -1 disables auto-boot */
  268. #undef CONFIG_BOOTARGS
  269. #define CONFIG_ZERO_BOOTDELAY_CHECK
  270. #define CONFIG_PREBOOT "echo;" \
  271. "echo Type \"run flash_mtd\" to boot from flash with mtd filesystem;" \
  272. "echo Type \"run net_nfs\" to boot from tftp with nfs filesystem;" \
  273. "echo"
  274. #undef CONFIG_BOOTARGS
  275. #define CONFIG_SYS_OS_BASE 0xfc080000
  276. #define CONFIG_SYS_FDT_BASE 0xfc060000
  277. #define CONFIG_EXTRA_ENV_SETTINGS \
  278. "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
  279. "netdev=eth0\0" \
  280. "verify=no\0" \
  281. "loadaddr=200000\0" \
  282. "kernel_addr=" __stringify(CONFIG_SYS_OS_BASE) "\0" \
  283. "kernel_addr_r=1000000\0" \
  284. "fdt_addr=" __stringify(CONFIG_SYS_FDT_BASE) "\0" \
  285. "fdt_addr_r=1800000\0" \
  286. "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
  287. "fdtfile=" __stringify(CONFIG_HOSTNAME) "/" \
  288. __stringify(CONFIG_HOSTNAME) ".dtb\0" \
  289. "rootpath=/opt/eldk-5.2.1/powerpc/" \
  290. "core-image-minimal-mtdutils-dropbear-generic\0" \
  291. "consoledev=ttyPSC0\0" \
  292. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  293. "nfsroot=${serverip}:${rootpath}\0" \
  294. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  295. "mtdargs=setenv bootargs root=/dev/mtdblock4 rw rootfstype=jffs2\0" \
  296. "addip=setenv bootargs ${bootargs} " \
  297. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  298. ":${hostname}:${netdev}:off panic=1\0" \
  299. "addtty=setenv bootargs ${bootargs} " \
  300. "console=${consoledev},${baudrate}\0" \
  301. "flash_nfs=run nfsargs addip addtty;" \
  302. "bootm ${kernel_addr} - ${fdtaddr}\0" \
  303. "flash_mtd=run mtdargs addip addtty;" \
  304. "bootm ${kernel_addr} - ${fdtaddr}\0" \
  305. "flash_self=run ramargs addip addtty;" \
  306. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  307. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  308. "tftp ${fdt_addr_r} ${fdtfile};" \
  309. "run nfsargs addip addtty;" \
  310. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  311. "load=tftp ${loadaddr} " __stringify(CONFIG_HOSTNAME) \
  312. "/u-boot-img.bin\0" \
  313. "update=protect off fc000000 fc03ffff; " \
  314. "era fc000000 fc03ffff; cp.b ${loadaddr} fc000000 40000\0" \
  315. "upd=run load;run update\0" \
  316. "bootdelay=3\0" \
  317. "bootcmd=run net_nfs\0" \
  318. ""
  319. #define CONFIG_BOOTCOMMAND "run flash_mtd"
  320. /*
  321. * SPL related defines
  322. */
  323. #define CONFIG_SPL
  324. #define CONFIG_SPL_FRAMEWORK
  325. #define CONFIG_SPL_BOARD_INIT
  326. #define CONFIG_SPL_NOR_SUPPORT
  327. #define CONFIG_SPL_TEXT_BASE 0xfc000000
  328. #define CONFIG_SPL_START_S_PATH "arch/powerpc/cpu/mpc5xxx"
  329. #define CONFIG_SPL_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-spl.lds"
  330. #define CONFIG_SPL_LIBCOMMON_SUPPORT /* image.c */
  331. #define CONFIG_SPL_LIBGENERIC_SUPPORT /* string.c */
  332. #define CONFIG_SPL_SERIAL_SUPPORT
  333. /* Place BSS for SPL near end of SDRAM */
  334. #define CONFIG_SPL_BSS_START_ADDR ((128 - 1) << 20)
  335. #define CONFIG_SPL_BSS_MAX_SIZE (64 << 10)
  336. #define CONFIG_SPL_OS_BOOT
  337. /* Place patched DT blob (fdt) at this address */
  338. #define CONFIG_SYS_SPL_ARGS_ADDR 0x01800000
  339. /* Settings for real U-Boot to be loaded from NOR flash */
  340. #ifndef __ASSEMBLY__
  341. extern char __spl_flash_end[];
  342. #endif
  343. #define CONFIG_SYS_UBOOT_BASE __spl_flash_end
  344. #define CONFIG_SYS_SPL_MAX_LEN (32 << 10)
  345. #define CONFIG_SYS_UBOOT_START 0x1000100
  346. #endif /* __CONFIG_H */