mmu.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. /*
  2. * PowerPC memory management structures
  3. */
  4. #ifndef _PPC_MMU_H_
  5. #define _PPC_MMU_H_
  6. #include <linux/config.h>
  7. #ifndef __ASSEMBLY__
  8. /* Hardware Page Table Entry */
  9. typedef struct _PTE {
  10. #ifdef CONFIG_PPC64BRIDGE
  11. unsigned long long vsid:52;
  12. unsigned long api:5;
  13. unsigned long :5;
  14. unsigned long h:1;
  15. unsigned long v:1;
  16. unsigned long long rpn:52;
  17. #else /* CONFIG_PPC64BRIDGE */
  18. unsigned long v:1; /* Entry is valid */
  19. unsigned long vsid:24; /* Virtual segment identifier */
  20. unsigned long h:1; /* Hash algorithm indicator */
  21. unsigned long api:6; /* Abbreviated page index */
  22. unsigned long rpn:20; /* Real (physical) page number */
  23. #endif /* CONFIG_PPC64BRIDGE */
  24. unsigned long :3; /* Unused */
  25. unsigned long r:1; /* Referenced */
  26. unsigned long c:1; /* Changed */
  27. unsigned long w:1; /* Write-thru cache mode */
  28. unsigned long i:1; /* Cache inhibited */
  29. unsigned long m:1; /* Memory coherence */
  30. unsigned long g:1; /* Guarded */
  31. unsigned long :1; /* Unused */
  32. unsigned long pp:2; /* Page protection */
  33. } PTE;
  34. /* Values for PP (assumes Ks=0, Kp=1) */
  35. #define PP_RWXX 0 /* Supervisor read/write, User none */
  36. #define PP_RWRX 1 /* Supervisor read/write, User read */
  37. #define PP_RWRW 2 /* Supervisor read/write, User read/write */
  38. #define PP_RXRX 3 /* Supervisor read, User read */
  39. /* Segment Register */
  40. typedef struct _SEGREG {
  41. unsigned long t:1; /* Normal or I/O type */
  42. unsigned long ks:1; /* Supervisor 'key' (normally 0) */
  43. unsigned long kp:1; /* User 'key' (normally 1) */
  44. unsigned long n:1; /* No-execute */
  45. unsigned long :4; /* Unused */
  46. unsigned long vsid:24; /* Virtual Segment Identifier */
  47. } SEGREG;
  48. /* Block Address Translation (BAT) Registers */
  49. typedef struct _P601_BATU { /* Upper part of BAT for 601 processor */
  50. unsigned long bepi:15; /* Effective page index (virtual address) */
  51. unsigned long :8; /* unused */
  52. unsigned long w:1;
  53. unsigned long i:1; /* Cache inhibit */
  54. unsigned long m:1; /* Memory coherence */
  55. unsigned long ks:1; /* Supervisor key (normally 0) */
  56. unsigned long kp:1; /* User key (normally 1) */
  57. unsigned long pp:2; /* Page access protections */
  58. } P601_BATU;
  59. typedef struct _BATU { /* Upper part of BAT (all except 601) */
  60. #ifdef CONFIG_PPC64BRIDGE
  61. unsigned long long bepi:47;
  62. #else /* CONFIG_PPC64BRIDGE */
  63. unsigned long bepi:15; /* Effective page index (virtual address) */
  64. #endif /* CONFIG_PPC64BRIDGE */
  65. unsigned long :4; /* Unused */
  66. unsigned long bl:11; /* Block size mask */
  67. unsigned long vs:1; /* Supervisor valid */
  68. unsigned long vp:1; /* User valid */
  69. } BATU;
  70. typedef struct _P601_BATL { /* Lower part of BAT for 601 processor */
  71. unsigned long brpn:15; /* Real page index (physical address) */
  72. unsigned long :10; /* Unused */
  73. unsigned long v:1; /* Valid bit */
  74. unsigned long bl:6; /* Block size mask */
  75. } P601_BATL;
  76. typedef struct _BATL { /* Lower part of BAT (all except 601) */
  77. #ifdef CONFIG_PPC64BRIDGE
  78. unsigned long long brpn:47;
  79. #else /* CONFIG_PPC64BRIDGE */
  80. unsigned long brpn:15; /* Real page index (physical address) */
  81. #endif /* CONFIG_PPC64BRIDGE */
  82. unsigned long :10; /* Unused */
  83. unsigned long w:1; /* Write-thru cache */
  84. unsigned long i:1; /* Cache inhibit */
  85. unsigned long m:1; /* Memory coherence */
  86. unsigned long g:1; /* Guarded (MBZ in IBAT) */
  87. unsigned long :1; /* Unused */
  88. unsigned long pp:2; /* Page access protections */
  89. } BATL;
  90. typedef struct _BAT {
  91. BATU batu; /* Upper register */
  92. BATL batl; /* Lower register */
  93. } BAT;
  94. typedef struct _P601_BAT {
  95. P601_BATU batu; /* Upper register */
  96. P601_BATL batl; /* Lower register */
  97. } P601_BAT;
  98. /*
  99. * Simulated two-level MMU. This structure is used by the kernel
  100. * to keep track of MMU mappings and is used to update/maintain
  101. * the hardware HASH table which is really a cache of mappings.
  102. *
  103. * The simulated structures mimic the hardware available on other
  104. * platforms, notably the 80x86 and 680x0.
  105. */
  106. typedef struct _pte {
  107. unsigned long page_num:20;
  108. unsigned long flags:12; /* Page flags (some unused bits) */
  109. } pte;
  110. #define PD_SHIFT (10+12) /* Page directory */
  111. #define PD_MASK 0x02FF
  112. #define PT_SHIFT (12) /* Page Table */
  113. #define PT_MASK 0x02FF
  114. #define PG_SHIFT (12) /* Page Entry */
  115. /* MMU context */
  116. typedef struct _MMU_context {
  117. SEGREG segs[16]; /* Segment registers */
  118. pte **pmap; /* Two-level page-map structure */
  119. } MMU_context;
  120. extern void _tlbie(unsigned long va); /* invalidate a TLB entry */
  121. extern void _tlbia(void); /* invalidate all TLB entries */
  122. typedef enum {
  123. IBAT0 = 0, IBAT1, IBAT2, IBAT3,
  124. DBAT0, DBAT1, DBAT2, DBAT3,
  125. #ifdef CONFIG_HIGH_BATS
  126. IBAT4, IBAT5, IBAT6, IBAT7,
  127. DBAT4, DBAT5, DBAT6, DBAT7
  128. #endif
  129. } ppc_bat_t;
  130. extern int read_bat(ppc_bat_t bat, unsigned long *upper, unsigned long *lower);
  131. extern int write_bat(ppc_bat_t bat, unsigned long upper, unsigned long lower);
  132. extern void print_bats(void);
  133. #endif /* __ASSEMBLY__ */
  134. /* Block size masks */
  135. #define BL_128K 0x000
  136. #define BL_256K 0x001
  137. #define BL_512K 0x003
  138. #define BL_1M 0x007
  139. #define BL_2M 0x00F
  140. #define BL_4M 0x01F
  141. #define BL_8M 0x03F
  142. #define BL_16M 0x07F
  143. #define BL_32M 0x0FF
  144. #define BL_64M 0x1FF
  145. #define BL_128M 0x3FF
  146. #define BL_256M 0x7FF
  147. /* BAT Access Protection */
  148. #define BPP_XX 0x00 /* No access */
  149. #define BPP_RX 0x01 /* Read only */
  150. #define BPP_RW 0x02 /* Read/write */
  151. /* Used to set up SDR1 register */
  152. #define HASH_TABLE_SIZE_64K 0x00010000
  153. #define HASH_TABLE_SIZE_128K 0x00020000
  154. #define HASH_TABLE_SIZE_256K 0x00040000
  155. #define HASH_TABLE_SIZE_512K 0x00080000
  156. #define HASH_TABLE_SIZE_1M 0x00100000
  157. #define HASH_TABLE_SIZE_2M 0x00200000
  158. #define HASH_TABLE_SIZE_4M 0x00400000
  159. #define HASH_TABLE_MASK_64K 0x000
  160. #define HASH_TABLE_MASK_128K 0x001
  161. #define HASH_TABLE_MASK_256K 0x003
  162. #define HASH_TABLE_MASK_512K 0x007
  163. #define HASH_TABLE_MASK_1M 0x00F
  164. #define HASH_TABLE_MASK_2M 0x01F
  165. #define HASH_TABLE_MASK_4M 0x03F
  166. /* Control/status registers for the MPC8xx.
  167. * A write operation to these registers causes serialized access.
  168. * During software tablewalk, the registers used perform mask/shift-add
  169. * operations when written/read. A TLB entry is created when the Mx_RPN
  170. * is written, and the contents of several registers are used to
  171. * create the entry.
  172. */
  173. #define MI_CTR 784 /* Instruction TLB control register */
  174. #define MI_GPM 0x80000000 /* Set domain manager mode */
  175. #define MI_PPM 0x40000000 /* Set subpage protection */
  176. #define MI_CIDEF 0x20000000 /* Set cache inhibit when MMU dis */
  177. #define MI_RSV4I 0x08000000 /* Reserve 4 TLB entries */
  178. #define MI_PPCS 0x02000000 /* Use MI_RPN prob/priv state */
  179. #define MI_IDXMASK 0x00001f00 /* TLB index to be loaded */
  180. #define MI_RESETVAL 0x00000000 /* Value of register at reset */
  181. /* These are the Ks and Kp from the PowerPC books. For proper operation,
  182. * Ks = 0, Kp = 1.
  183. */
  184. #define MI_AP 786
  185. #define MI_Ks 0x80000000 /* Should not be set */
  186. #define MI_Kp 0x40000000 /* Should always be set */
  187. /* The effective page number register. When read, contains the information
  188. * about the last instruction TLB miss. When MI_RPN is written, bits in
  189. * this register are used to create the TLB entry.
  190. */
  191. #define MI_EPN 787
  192. #define MI_EPNMASK 0xfffff000 /* Effective page number for entry */
  193. #define MI_EVALID 0x00000200 /* Entry is valid */
  194. #define MI_ASIDMASK 0x0000000f /* ASID match value */
  195. /* Reset value is undefined */
  196. /* A "level 1" or "segment" or whatever you want to call it register.
  197. * For the instruction TLB, it contains bits that get loaded into the
  198. * TLB entry when the MI_RPN is written.
  199. */
  200. #define MI_TWC 789
  201. #define MI_APG 0x000001e0 /* Access protection group (0) */
  202. #define MI_GUARDED 0x00000010 /* Guarded storage */
  203. #define MI_PSMASK 0x0000000c /* Mask of page size bits */
  204. #define MI_PS8MEG 0x0000000c /* 8M page size */
  205. #define MI_PS512K 0x00000004 /* 512K page size */
  206. #define MI_PS4K_16K 0x00000000 /* 4K or 16K page size */
  207. #define MI_SVALID 0x00000001 /* Segment entry is valid */
  208. /* Reset value is undefined */
  209. /* Real page number. Defined by the pte. Writing this register
  210. * causes a TLB entry to be created for the instruction TLB, using
  211. * additional information from the MI_EPN, and MI_TWC registers.
  212. */
  213. #define MI_RPN 790
  214. /* Define an RPN value for mapping kernel memory to large virtual
  215. * pages for boot initialization. This has real page number of 0,
  216. * large page size, shared page, cache enabled, and valid.
  217. * Also mark all subpages valid and write access.
  218. */
  219. #define MI_BOOTINIT 0x000001fd
  220. #define MD_CTR 792 /* Data TLB control register */
  221. #define MD_GPM 0x80000000 /* Set domain manager mode */
  222. #define MD_PPM 0x40000000 /* Set subpage protection */
  223. #define MD_CIDEF 0x20000000 /* Set cache inhibit when MMU dis */
  224. #define MD_WTDEF 0x10000000 /* Set writethrough when MMU dis */
  225. #define MD_RSV4I 0x08000000 /* Reserve 4 TLB entries */
  226. #define MD_TWAM 0x04000000 /* Use 4K page hardware assist */
  227. #define MD_PPCS 0x02000000 /* Use MI_RPN prob/priv state */
  228. #define MD_IDXMASK 0x00001f00 /* TLB index to be loaded */
  229. #define MD_RESETVAL 0x04000000 /* Value of register at reset */
  230. #define M_CASID 793 /* Address space ID (context) to match */
  231. #define MC_ASIDMASK 0x0000000f /* Bits used for ASID value */
  232. /* These are the Ks and Kp from the PowerPC books. For proper operation,
  233. * Ks = 0, Kp = 1.
  234. */
  235. #define MD_AP 794
  236. #define MD_Ks 0x80000000 /* Should not be set */
  237. #define MD_Kp 0x40000000 /* Should always be set */
  238. /* The effective page number register. When read, contains the information
  239. * about the last instruction TLB miss. When MD_RPN is written, bits in
  240. * this register are used to create the TLB entry.
  241. */
  242. #define MD_EPN 795
  243. #define MD_EPNMASK 0xfffff000 /* Effective page number for entry */
  244. #define MD_EVALID 0x00000200 /* Entry is valid */
  245. #define MD_ASIDMASK 0x0000000f /* ASID match value */
  246. /* Reset value is undefined */
  247. /* The pointer to the base address of the first level page table.
  248. * During a software tablewalk, reading this register provides the address
  249. * of the entry associated with MD_EPN.
  250. */
  251. #define M_TWB 796
  252. #define M_L1TB 0xfffff000 /* Level 1 table base address */
  253. #define M_L1INDX 0x00000ffc /* Level 1 index, when read */
  254. /* Reset value is undefined */
  255. /* A "level 1" or "segment" or whatever you want to call it register.
  256. * For the data TLB, it contains bits that get loaded into the TLB entry
  257. * when the MD_RPN is written. It is also provides the hardware assist
  258. * for finding the PTE address during software tablewalk.
  259. */
  260. #define MD_TWC 797
  261. #define MD_L2TB 0xfffff000 /* Level 2 table base address */
  262. #define MD_L2INDX 0xfffffe00 /* Level 2 index (*pte), when read */
  263. #define MD_APG 0x000001e0 /* Access protection group (0) */
  264. #define MD_GUARDED 0x00000010 /* Guarded storage */
  265. #define MD_PSMASK 0x0000000c /* Mask of page size bits */
  266. #define MD_PS8MEG 0x0000000c /* 8M page size */
  267. #define MD_PS512K 0x00000004 /* 512K page size */
  268. #define MD_PS4K_16K 0x00000000 /* 4K or 16K page size */
  269. #define MD_WT 0x00000002 /* Use writethrough page attribute */
  270. #define MD_SVALID 0x00000001 /* Segment entry is valid */
  271. /* Reset value is undefined */
  272. /* Real page number. Defined by the pte. Writing this register
  273. * causes a TLB entry to be created for the data TLB, using
  274. * additional information from the MD_EPN, and MD_TWC registers.
  275. */
  276. #define MD_RPN 798
  277. /* This is a temporary storage register that could be used to save
  278. * a processor working register during a tablewalk.
  279. */
  280. #define M_TW 799
  281. /*
  282. * At present, all PowerPC 400-class processors share a similar TLB
  283. * architecture. The instruction and data sides share a unified,
  284. * 64-entry, fully-associative TLB which is maintained totally under
  285. * software control. In addition, the instruction side has a
  286. * hardware-managed, 4-entry, fully- associative TLB which serves as a
  287. * first level to the shared TLB. These two TLBs are known as the UTLB
  288. * and ITLB, respectively.
  289. */
  290. #define PPC4XX_TLB_SIZE 64
  291. /*
  292. * TLB entries are defined by a "high" tag portion and a "low" data
  293. * portion. On all architectures, the data portion is 32-bits.
  294. *
  295. * TLB entries are managed entirely under software control by reading,
  296. * writing, and searchoing using the 4xx-specific tlbre, tlbwr, and tlbsx
  297. * instructions.
  298. */
  299. /*
  300. * FSL Book-E support
  301. */
  302. #define MAS0_TLBSEL(x) ((x << 28) & 0x30000000)
  303. #define MAS0_ESEL(x) ((x << 16) & 0x0FFF0000)
  304. #define MAS0_NV(x) ((x) & 0x00000FFF)
  305. #define MAS1_VALID 0x80000000
  306. #define MAS1_IPROT 0x40000000
  307. #define MAS1_TID(x) ((x << 16) & 0x3FFF0000)
  308. #define MAS1_TS 0x00001000
  309. #define MAS1_TSIZE(x) ((x << 8) & 0x00000F00)
  310. #define MAS2_EPN 0xFFFFF000
  311. #define MAS2_X0 0x00000040
  312. #define MAS2_X1 0x00000020
  313. #define MAS2_W 0x00000010
  314. #define MAS2_I 0x00000008
  315. #define MAS2_M 0x00000004
  316. #define MAS2_G 0x00000002
  317. #define MAS2_E 0x00000001
  318. #define MAS3_RPN 0xFFFFF000
  319. #define MAS3_U0 0x00000200
  320. #define MAS3_U1 0x00000100
  321. #define MAS3_U2 0x00000080
  322. #define MAS3_U3 0x00000040
  323. #define MAS3_UX 0x00000020
  324. #define MAS3_SX 0x00000010
  325. #define MAS3_UW 0x00000008
  326. #define MAS3_SW 0x00000004
  327. #define MAS3_UR 0x00000002
  328. #define MAS3_SR 0x00000001
  329. #define MAS4_TLBSELD(x) MAS0_TLBSEL(x)
  330. #define MAS4_TIDDSEL 0x000F0000
  331. #define MAS4_TSIZED(x) MAS1_TSIZE(x)
  332. #define MAS4_X0D 0x00000040
  333. #define MAS4_X1D 0x00000020
  334. #define MAS4_WD 0x00000010
  335. #define MAS4_ID 0x00000008
  336. #define MAS4_MD 0x00000004
  337. #define MAS4_GD 0x00000002
  338. #define MAS4_ED 0x00000001
  339. #define MAS6_SPID0 0x3FFF0000
  340. #define MAS6_SPID1 0x00007FFE
  341. #define MAS6_SAS 0x00000001
  342. #define MAS6_SPID MAS6_SPID0
  343. #define MAS7_RPN 0xFFFFFFFF
  344. #define FSL_BOOKE_MAS0(tlbsel,esel,nv) \
  345. (MAS0_TLBSEL(tlbsel) | MAS0_ESEL(esel) | MAS0_NV(nv))
  346. #define FSL_BOOKE_MAS1(v,iprot,tid,ts,tsize) \
  347. ((((v) << 31) & MAS1_VALID) |\
  348. (((iprot) << 30) & MAS1_IPROT) |\
  349. (MAS1_TID(tid)) |\
  350. (((ts) << 12) & MAS1_TS) |\
  351. (MAS1_TSIZE(tsize)))
  352. #define FSL_BOOKE_MAS2(epn, wimge) \
  353. (((epn) & MAS3_RPN) | (wimge))
  354. #define FSL_BOOKE_MAS3(rpn, user, perms) \
  355. (((rpn) & MAS3_RPN) | (user) | (perms))
  356. #define BOOKE_PAGESZ_1K 0
  357. #define BOOKE_PAGESZ_4K 1
  358. #define BOOKE_PAGESZ_16K 2
  359. #define BOOKE_PAGESZ_64K 3
  360. #define BOOKE_PAGESZ_256K 4
  361. #define BOOKE_PAGESZ_1M 5
  362. #define BOOKE_PAGESZ_4M 6
  363. #define BOOKE_PAGESZ_16M 7
  364. #define BOOKE_PAGESZ_64M 8
  365. #define BOOKE_PAGESZ_256M 9
  366. #define BOOKE_PAGESZ_1G 10
  367. #define BOOKE_PAGESZ_4G 11
  368. #define BOOKE_PAGESZ_16GB 12
  369. #define BOOKE_PAGESZ_64GB 13
  370. #define BOOKE_PAGESZ_256GB 14
  371. #define BOOKE_PAGESZ_1TB 15
  372. #ifdef CONFIG_E500
  373. #ifndef __ASSEMBLY__
  374. extern void set_tlb(u8 tlb, u32 epn, u64 rpn,
  375. u8 perms, u8 wimge,
  376. u8 ts, u8 esel, u8 tsize, u8 iprot);
  377. extern void disable_tlb(u8 esel);
  378. extern void invalidate_tlb(u8 tlb);
  379. extern void init_tlbs(void);
  380. #ifdef CONFIG_ADDR_MAP
  381. extern void init_addr_map(void);
  382. #endif
  383. extern unsigned int setup_ddr_tlbs(unsigned int memsize_in_meg);
  384. #define SET_TLB_ENTRY(_tlb, _epn, _rpn, _perms, _wimge, _ts, _esel, _sz, _iprot) \
  385. { .tlb = _tlb, .epn = _epn, .rpn = _rpn, .perms = _perms, \
  386. .wimge = _wimge, .ts = _ts, .esel = _esel, .tsize = _sz, .iprot = _iprot }
  387. struct fsl_e_tlb_entry {
  388. u8 tlb;
  389. u32 epn;
  390. u64 rpn;
  391. u8 perms;
  392. u8 wimge;
  393. u8 ts;
  394. u8 esel;
  395. u8 tsize;
  396. u8 iprot;
  397. };
  398. extern struct fsl_e_tlb_entry tlb_table[];
  399. extern int num_tlb_entries;
  400. #endif
  401. #endif
  402. #if defined(CONFIG_MPC86xx)
  403. #define LAWBAR_BASE_ADDR 0x00FFFFFF
  404. #define LAWAR_TRGT_IF 0x01F00000
  405. #else
  406. #define LAWBAR_BASE_ADDR 0x000FFFFF
  407. #define LAWAR_TRGT_IF 0x00F00000
  408. #endif
  409. #define LAWAR_EN 0x80000000
  410. #define LAWAR_SIZE 0x0000003F
  411. #define LAWAR_TRGT_IF_PCI 0x00000000
  412. #define LAWAR_TRGT_IF_PCI1 0x00000000
  413. #define LAWAR_TRGT_IF_PCIX 0x00000000
  414. #define LAWAR_TRGT_IF_PCI2 0x00100000
  415. #define LAWAR_TRGT_IF_PCIE1 0x00200000
  416. #define LAWAR_TRGT_IF_PCIE2 0x00100000
  417. #define LAWAR_TRGT_IF_PCIE3 0x00300000
  418. #define LAWAR_TRGT_IF_LBC 0x00400000
  419. #define LAWAR_TRGT_IF_CCSR 0x00800000
  420. #define LAWAR_TRGT_IF_DDR_INTERLEAVED 0x00B00000
  421. #define LAWAR_TRGT_IF_RIO 0x00c00000
  422. #define LAWAR_TRGT_IF_DDR 0x00f00000
  423. #define LAWAR_TRGT_IF_DDR1 0x00f00000
  424. #define LAWAR_TRGT_IF_DDR2 0x01600000
  425. #define LAWAR_SIZE_BASE 0xa
  426. #define LAWAR_SIZE_4K (LAWAR_SIZE_BASE+1)
  427. #define LAWAR_SIZE_8K (LAWAR_SIZE_BASE+2)
  428. #define LAWAR_SIZE_16K (LAWAR_SIZE_BASE+3)
  429. #define LAWAR_SIZE_32K (LAWAR_SIZE_BASE+4)
  430. #define LAWAR_SIZE_64K (LAWAR_SIZE_BASE+5)
  431. #define LAWAR_SIZE_128K (LAWAR_SIZE_BASE+6)
  432. #define LAWAR_SIZE_256K (LAWAR_SIZE_BASE+7)
  433. #define LAWAR_SIZE_512K (LAWAR_SIZE_BASE+8)
  434. #define LAWAR_SIZE_1M (LAWAR_SIZE_BASE+9)
  435. #define LAWAR_SIZE_2M (LAWAR_SIZE_BASE+10)
  436. #define LAWAR_SIZE_4M (LAWAR_SIZE_BASE+11)
  437. #define LAWAR_SIZE_8M (LAWAR_SIZE_BASE+12)
  438. #define LAWAR_SIZE_16M (LAWAR_SIZE_BASE+13)
  439. #define LAWAR_SIZE_32M (LAWAR_SIZE_BASE+14)
  440. #define LAWAR_SIZE_64M (LAWAR_SIZE_BASE+15)
  441. #define LAWAR_SIZE_128M (LAWAR_SIZE_BASE+16)
  442. #define LAWAR_SIZE_256M (LAWAR_SIZE_BASE+17)
  443. #define LAWAR_SIZE_512M (LAWAR_SIZE_BASE+18)
  444. #define LAWAR_SIZE_1G (LAWAR_SIZE_BASE+19)
  445. #define LAWAR_SIZE_2G (LAWAR_SIZE_BASE+20)
  446. #define LAWAR_SIZE_4G (LAWAR_SIZE_BASE+21)
  447. #define LAWAR_SIZE_8G (LAWAR_SIZE_BASE+22)
  448. #define LAWAR_SIZE_16G (LAWAR_SIZE_BASE+23)
  449. #define LAWAR_SIZE_32G (LAWAR_SIZE_BASE+24)
  450. #ifdef CONFIG_440
  451. /* General */
  452. #define TLB_VALID 0x00000200
  453. /* Supported page sizes */
  454. #define SZ_1K 0x00000000
  455. #define SZ_4K 0x00000010
  456. #define SZ_16K 0x00000020
  457. #define SZ_64K 0x00000030
  458. #define SZ_256K 0x00000040
  459. #define SZ_1M 0x00000050
  460. #define SZ_16M 0x00000070
  461. #define SZ_256M 0x00000090
  462. /* Storage attributes */
  463. #define SA_W 0x00000800 /* Write-through */
  464. #define SA_I 0x00000400 /* Caching inhibited */
  465. #define SA_M 0x00000200 /* Memory coherence */
  466. #define SA_G 0x00000100 /* Guarded */
  467. #define SA_E 0x00000080 /* Endian */
  468. /* Access control */
  469. #define AC_X 0x00000024 /* Execute */
  470. #define AC_W 0x00000012 /* Write */
  471. #define AC_R 0x00000009 /* Read */
  472. /* Some handy macros */
  473. #define EPN(e) ((e) & 0xfffffc00)
  474. #define TLB0(epn,sz) ((EPN((epn)) | (sz) | TLB_VALID ))
  475. #define TLB1(rpn,erpn) (((rpn) & 0xfffffc00) | (erpn))
  476. #define TLB2(a) ((a) & 0x00000fbf)
  477. #define tlbtab_start\
  478. mflr r1 ;\
  479. bl 0f ;
  480. #define tlbtab_end\
  481. .long 0, 0, 0 ;\
  482. 0: mflr r0 ;\
  483. mtlr r1 ;\
  484. blr ;
  485. #define tlbentry(epn,sz,rpn,erpn,attr)\
  486. .long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr)
  487. /*----------------------------------------------------------------------------+
  488. | TLB specific defines.
  489. +----------------------------------------------------------------------------*/
  490. #define TLB_256MB_ALIGN_MASK 0xFF0000000ULL
  491. #define TLB_16MB_ALIGN_MASK 0xFFF000000ULL
  492. #define TLB_1MB_ALIGN_MASK 0xFFFF00000ULL
  493. #define TLB_256KB_ALIGN_MASK 0xFFFFC0000ULL
  494. #define TLB_64KB_ALIGN_MASK 0xFFFFF0000ULL
  495. #define TLB_16KB_ALIGN_MASK 0xFFFFFC000ULL
  496. #define TLB_4KB_ALIGN_MASK 0xFFFFFF000ULL
  497. #define TLB_1KB_ALIGN_MASK 0xFFFFFFC00ULL
  498. #define TLB_256MB_SIZE 0x10000000
  499. #define TLB_16MB_SIZE 0x01000000
  500. #define TLB_1MB_SIZE 0x00100000
  501. #define TLB_256KB_SIZE 0x00040000
  502. #define TLB_64KB_SIZE 0x00010000
  503. #define TLB_16KB_SIZE 0x00004000
  504. #define TLB_4KB_SIZE 0x00001000
  505. #define TLB_1KB_SIZE 0x00000400
  506. #define TLB_WORD0_EPN_MASK 0xFFFFFC00
  507. #define TLB_WORD0_EPN_ENCODE(n) (((unsigned long)(n))&0xFFFFFC00)
  508. #define TLB_WORD0_EPN_DECODE(n) (((unsigned long)(n))&0xFFFFFC00)
  509. #define TLB_WORD0_V_MASK 0x00000200
  510. #define TLB_WORD0_V_ENABLE 0x00000200
  511. #define TLB_WORD0_V_DISABLE 0x00000000
  512. #define TLB_WORD0_TS_MASK 0x00000100
  513. #define TLB_WORD0_TS_1 0x00000100
  514. #define TLB_WORD0_TS_0 0x00000000
  515. #define TLB_WORD0_SIZE_MASK 0x000000F0
  516. #define TLB_WORD0_SIZE_1KB 0x00000000
  517. #define TLB_WORD0_SIZE_4KB 0x00000010
  518. #define TLB_WORD0_SIZE_16KB 0x00000020
  519. #define TLB_WORD0_SIZE_64KB 0x00000030
  520. #define TLB_WORD0_SIZE_256KB 0x00000040
  521. #define TLB_WORD0_SIZE_1MB 0x00000050
  522. #define TLB_WORD0_SIZE_16MB 0x00000070
  523. #define TLB_WORD0_SIZE_256MB 0x00000090
  524. #define TLB_WORD0_TPAR_MASK 0x0000000F
  525. #define TLB_WORD0_TPAR_ENCODE(n) ((((unsigned long)(n))&0x0F)<<0)
  526. #define TLB_WORD0_TPAR_DECODE(n) ((((unsigned long)(n))>>0)&0x0F)
  527. #define TLB_WORD1_RPN_MASK 0xFFFFFC00
  528. #define TLB_WORD1_RPN_ENCODE(n) (((unsigned long)(n))&0xFFFFFC00)
  529. #define TLB_WORD1_RPN_DECODE(n) (((unsigned long)(n))&0xFFFFFC00)
  530. #define TLB_WORD1_PAR1_MASK 0x00000300
  531. #define TLB_WORD1_PAR1_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  532. #define TLB_WORD1_PAR1_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  533. #define TLB_WORD1_PAR1_0 0x00000000
  534. #define TLB_WORD1_PAR1_1 0x00000100
  535. #define TLB_WORD1_PAR1_2 0x00000200
  536. #define TLB_WORD1_PAR1_3 0x00000300
  537. #define TLB_WORD1_ERPN_MASK 0x0000000F
  538. #define TLB_WORD1_ERPN_ENCODE(n) ((((unsigned long)(n))&0x0F)<<0)
  539. #define TLB_WORD1_ERPN_DECODE(n) ((((unsigned long)(n))>>0)&0x0F)
  540. #define TLB_WORD2_PAR2_MASK 0xC0000000
  541. #define TLB_WORD2_PAR2_ENCODE(n) ((((unsigned long)(n))&0x03)<<30)
  542. #define TLB_WORD2_PAR2_DECODE(n) ((((unsigned long)(n))>>30)&0x03)
  543. #define TLB_WORD2_PAR2_0 0x00000000
  544. #define TLB_WORD2_PAR2_1 0x40000000
  545. #define TLB_WORD2_PAR2_2 0x80000000
  546. #define TLB_WORD2_PAR2_3 0xC0000000
  547. #define TLB_WORD2_U0_MASK 0x00008000
  548. #define TLB_WORD2_U0_ENABLE 0x00008000
  549. #define TLB_WORD2_U0_DISABLE 0x00000000
  550. #define TLB_WORD2_U1_MASK 0x00004000
  551. #define TLB_WORD2_U1_ENABLE 0x00004000
  552. #define TLB_WORD2_U1_DISABLE 0x00000000
  553. #define TLB_WORD2_U2_MASK 0x00002000
  554. #define TLB_WORD2_U2_ENABLE 0x00002000
  555. #define TLB_WORD2_U2_DISABLE 0x00000000
  556. #define TLB_WORD2_U3_MASK 0x00001000
  557. #define TLB_WORD2_U3_ENABLE 0x00001000
  558. #define TLB_WORD2_U3_DISABLE 0x00000000
  559. #define TLB_WORD2_W_MASK 0x00000800
  560. #define TLB_WORD2_W_ENABLE 0x00000800
  561. #define TLB_WORD2_W_DISABLE 0x00000000
  562. #define TLB_WORD2_I_MASK 0x00000400
  563. #define TLB_WORD2_I_ENABLE 0x00000400
  564. #define TLB_WORD2_I_DISABLE 0x00000000
  565. #define TLB_WORD2_M_MASK 0x00000200
  566. #define TLB_WORD2_M_ENABLE 0x00000200
  567. #define TLB_WORD2_M_DISABLE 0x00000000
  568. #define TLB_WORD2_G_MASK 0x00000100
  569. #define TLB_WORD2_G_ENABLE 0x00000100
  570. #define TLB_WORD2_G_DISABLE 0x00000000
  571. #define TLB_WORD2_E_MASK 0x00000080
  572. #define TLB_WORD2_E_ENABLE 0x00000080
  573. #define TLB_WORD2_E_DISABLE 0x00000000
  574. #define TLB_WORD2_UX_MASK 0x00000020
  575. #define TLB_WORD2_UX_ENABLE 0x00000020
  576. #define TLB_WORD2_UX_DISABLE 0x00000000
  577. #define TLB_WORD2_UW_MASK 0x00000010
  578. #define TLB_WORD2_UW_ENABLE 0x00000010
  579. #define TLB_WORD2_UW_DISABLE 0x00000000
  580. #define TLB_WORD2_UR_MASK 0x00000008
  581. #define TLB_WORD2_UR_ENABLE 0x00000008
  582. #define TLB_WORD2_UR_DISABLE 0x00000000
  583. #define TLB_WORD2_SX_MASK 0x00000004
  584. #define TLB_WORD2_SX_ENABLE 0x00000004
  585. #define TLB_WORD2_SX_DISABLE 0x00000000
  586. #define TLB_WORD2_SW_MASK 0x00000002
  587. #define TLB_WORD2_SW_ENABLE 0x00000002
  588. #define TLB_WORD2_SW_DISABLE 0x00000000
  589. #define TLB_WORD2_SR_MASK 0x00000001
  590. #define TLB_WORD2_SR_ENABLE 0x00000001
  591. #define TLB_WORD2_SR_DISABLE 0x00000000
  592. /*----------------------------------------------------------------------------+
  593. | Following instructions are not available in Book E mode of the GNU assembler.
  594. +----------------------------------------------------------------------------*/
  595. #define DCCCI(ra,rb) .long 0x7c000000|\
  596. (ra<<16)|(rb<<11)|(454<<1)
  597. #define ICCCI(ra,rb) .long 0x7c000000|\
  598. (ra<<16)|(rb<<11)|(966<<1)
  599. #define DCREAD(rt,ra,rb) .long 0x7c000000|\
  600. (rt<<21)|(ra<<16)|(rb<<11)|(486<<1)
  601. #define ICREAD(ra,rb) .long 0x7c000000|\
  602. (ra<<16)|(rb<<11)|(998<<1)
  603. #define TLBSX(rt,ra,rb) .long 0x7c000000|\
  604. (rt<<21)|(ra<<16)|(rb<<11)|(914<<1)
  605. #define TLBWE(rs,ra,ws) .long 0x7c000000|\
  606. (rs<<21)|(ra<<16)|(ws<<11)|(978<<1)
  607. #define TLBRE(rt,ra,ws) .long 0x7c000000|\
  608. (rt<<21)|(ra<<16)|(ws<<11)|(946<<1)
  609. #define TLBSXDOT(rt,ra,rb) .long 0x7c000001|\
  610. (rt<<21)|(ra<<16)|(rb<<11)|(914<<1)
  611. #define MSYNC .long 0x7c000000|\
  612. (598<<1)
  613. #define MBAR_INST .long 0x7c000000|\
  614. (854<<1)
  615. #ifndef __ASSEMBLY__
  616. /* Prototypes */
  617. void mttlb1(unsigned long index, unsigned long value);
  618. void mttlb2(unsigned long index, unsigned long value);
  619. void mttlb3(unsigned long index, unsigned long value);
  620. unsigned long mftlb1(unsigned long index);
  621. unsigned long mftlb2(unsigned long index);
  622. unsigned long mftlb3(unsigned long index);
  623. void program_tlb(u64 phys_addr, u32 virt_addr, u32 size, u32 tlb_word2_i_value);
  624. void remove_tlb(u32 vaddr, u32 size);
  625. void change_tlb(u32 vaddr, u32 size, u32 tlb_word2_i_value);
  626. #endif /* __ASSEMBLY__ */
  627. #endif /* CONFIG_440 */
  628. #endif /* _PPC_MMU_H_ */