speed.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2003 Motorola Inc.
  4. * Xianghua Xiao, (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <ppc_asm.tmpl>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. /* --------------------------------------------------------------- */
  33. void get_sys_info (sys_info_t * sysInfo)
  34. {
  35. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  36. uint plat_ratio,e500_ratio,half_freqSystemBus;
  37. uint lcrr_div;
  38. plat_ratio = (gur->porpllsr) & 0x0000003e;
  39. plat_ratio >>= 1;
  40. sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  41. e500_ratio = (gur->porpllsr) & 0x003f0000;
  42. e500_ratio >>= 16;
  43. /* Divide before multiply to avoid integer
  44. * overflow for processor speeds above 2GHz */
  45. half_freqSystemBus = sysInfo->freqSystemBus/2;
  46. sysInfo->freqProcessor = e500_ratio*half_freqSystemBus;
  47. /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
  48. sysInfo->freqDDRBus = sysInfo->freqSystemBus;
  49. #ifdef CONFIG_DDR_CLK_FREQ
  50. {
  51. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  52. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  53. if (ddr_ratio != 0x7)
  54. sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  55. }
  56. #endif
  57. #if defined(CONFIG_SYS_LBC_LCRR)
  58. /* We will program LCRR to this value later */
  59. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  60. #else
  61. {
  62. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  63. lcrr_div = in_be32(&lbc->lcrr) & LCRR_CLKDIV;
  64. }
  65. #endif
  66. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  67. #if !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  68. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  69. /*
  70. * Yes, the entire PQ38 family use the same
  71. * bit-representation for twice the clock divider values.
  72. */
  73. lcrr_div *= 2;
  74. #endif
  75. sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
  76. } else {
  77. /* In case anyone cares what the unknown value is */
  78. sysInfo->freqLocalBus = lcrr_div;
  79. }
  80. }
  81. int get_clocks (void)
  82. {
  83. sys_info_t sys_info;
  84. #ifdef CONFIG_MPC8544
  85. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  86. #endif
  87. #if defined(CONFIG_CPM2)
  88. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  89. uint sccr, dfbrg;
  90. /* set VCO = 4 * BRG */
  91. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  92. sccr = cpm->im_cpm_intctl.sccr;
  93. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  94. #endif
  95. get_sys_info (&sys_info);
  96. gd->cpu_clk = sys_info.freqProcessor;
  97. gd->bus_clk = sys_info.freqSystemBus;
  98. gd->mem_clk = sys_info.freqDDRBus;
  99. gd->lbc_clk = sys_info.freqLocalBus;
  100. /*
  101. * The base clock for I2C depends on the actual SOC. Unfortunately,
  102. * there is no pattern that can be used to determine the frequency, so
  103. * the only choice is to look up the actual SOC number and use the value
  104. * for that SOC. This information is taken from application note
  105. * AN2919.
  106. */
  107. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  108. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
  109. gd->i2c1_clk = sys_info.freqSystemBus;
  110. #elif defined(CONFIG_MPC8544)
  111. /*
  112. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  113. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  114. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  115. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  116. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  117. */
  118. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  119. gd->i2c1_clk = sys_info.freqSystemBus / 3;
  120. else
  121. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  122. #else
  123. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  124. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  125. #endif
  126. gd->i2c2_clk = gd->i2c1_clk;
  127. #if defined(CONFIG_MPC8536)
  128. gd->sdhc_clk = gd->bus_clk / 2;
  129. #endif
  130. #if defined(CONFIG_CPM2)
  131. gd->vco_out = 2*sys_info.freqSystemBus;
  132. gd->cpm_clk = gd->vco_out / 2;
  133. gd->scc_clk = gd->vco_out / 4;
  134. gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
  135. #endif
  136. if(gd->cpu_clk != 0) return (0);
  137. else return (1);
  138. }
  139. /********************************************
  140. * get_bus_freq
  141. * return system bus freq in Hz
  142. *********************************************/
  143. ulong get_bus_freq (ulong dummy)
  144. {
  145. return gd->bus_clk;
  146. }
  147. /********************************************
  148. * get_ddr_freq
  149. * return ddr bus freq in Hz
  150. *********************************************/
  151. ulong get_ddr_freq (ulong dummy)
  152. {
  153. return gd->mem_clk;
  154. }