release.S 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. #include <config.h>
  2. #include <mpc85xx.h>
  3. #include <version.h>
  4. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  5. #include <ppc_asm.tmpl>
  6. #include <ppc_defs.h>
  7. #include <asm/cache.h>
  8. #include <asm/mmu.h>
  9. /* To boot secondary cpus, we need a place for them to start up.
  10. * Normally, they start at 0xfffffffc, but that's usually the
  11. * firmware, and we don't want to have to run the firmware again.
  12. * Instead, the primary cpu will set the BPTR to point here to
  13. * this page. We then set up the core, and head to
  14. * start_secondary. Note that this means that the code below
  15. * must never exceed 1023 instructions (the branch at the end
  16. * would then be the 1024th).
  17. */
  18. .globl __secondary_start_page
  19. .align 12
  20. __secondary_start_page:
  21. /* First do some preliminary setup */
  22. lis r3, HID0_EMCP@h /* enable machine check */
  23. #ifndef CONFIG_E500MC
  24. ori r3,r3,HID0_TBEN@l /* enable Timebase */
  25. #endif
  26. #ifdef CONFIG_PHYS_64BIT
  27. ori r3,r3,HID0_ENMAS7@l /* enable MAS7 updates */
  28. #endif
  29. mtspr SPRN_HID0,r3
  30. #ifndef CONFIG_E500MC
  31. li r3,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  32. mtspr SPRN_HID1,r3
  33. #endif
  34. /* Enable branch prediction */
  35. li r3,0x201
  36. mtspr SPRN_BUCSR,r3
  37. /* Ensure TB is 0 */
  38. li r3,0
  39. mttbl r3
  40. mttbu r3
  41. /* Enable/invalidate the I-Cache */
  42. mfspr r0,SPRN_L1CSR1
  43. ori r0,r0,(L1CSR1_ICFI|L1CSR1_ICE)
  44. mtspr SPRN_L1CSR1,r0
  45. isync
  46. /* Enable/invalidate the D-Cache */
  47. mfspr r0,SPRN_L1CSR0
  48. ori r0,r0,(L1CSR0_DCFI|L1CSR0_DCE)
  49. msync
  50. isync
  51. mtspr SPRN_L1CSR0,r0
  52. isync
  53. #define toreset(x) (x - __secondary_start_page + 0xfffff000)
  54. /* get our PIR to figure out our table entry */
  55. lis r3,toreset(__spin_table)@h
  56. ori r3,r3,toreset(__spin_table)@l
  57. /* r10 has the base address for the entry */
  58. mfspr r0,SPRN_PIR
  59. #ifdef CONFIG_E500MC
  60. rlwinm r4,r0,27,27,31
  61. #else
  62. mr r4,r0
  63. #endif
  64. slwi r8,r4,5
  65. add r10,r3,r8
  66. #define EPAPR_MAGIC (0x45504150)
  67. #define ENTRY_ADDR_UPPER 0
  68. #define ENTRY_ADDR_LOWER 4
  69. #define ENTRY_R3_UPPER 8
  70. #define ENTRY_R3_LOWER 12
  71. #define ENTRY_RESV 16
  72. #define ENTRY_PIR 20
  73. #define ENTRY_R6_UPPER 24
  74. #define ENTRY_R6_LOWER 28
  75. #define ENTRY_SIZE 32
  76. /* setup the entry */
  77. li r3,0
  78. li r8,1
  79. stw r0,ENTRY_PIR(r10)
  80. stw r3,ENTRY_ADDR_UPPER(r10)
  81. stw r8,ENTRY_ADDR_LOWER(r10)
  82. stw r3,ENTRY_R3_UPPER(r10)
  83. stw r4,ENTRY_R3_LOWER(r10)
  84. stw r3,ENTRY_R6_UPPER(r10)
  85. stw r3,ENTRY_R6_LOWER(r10)
  86. /* setup mapping for AS = 1, and jump there */
  87. lis r11,(MAS0_TLBSEL(1)|MAS0_ESEL(1))@h
  88. mtspr SPRN_MAS0,r11
  89. lis r11,(MAS1_VALID|MAS1_IPROT)@h
  90. ori r11,r11,(MAS1_TS|MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
  91. mtspr SPRN_MAS1,r11
  92. lis r11,(0xfffff000|MAS2_I)@h
  93. ori r11,r11,(0xfffff000|MAS2_I)@l
  94. mtspr SPRN_MAS2,r11
  95. lis r11,(0xfffff000|MAS3_SX|MAS3_SW|MAS3_SR)@h
  96. ori r11,r11,(0xfffff000|MAS3_SX|MAS3_SW|MAS3_SR)@l
  97. mtspr SPRN_MAS3,r11
  98. tlbwe
  99. bl 1f
  100. 1: mflr r11
  101. addi r11,r11,28
  102. mfmsr r13
  103. ori r12,r13,MSR_IS|MSR_DS@l
  104. mtspr SPRN_SRR0,r11
  105. mtspr SPRN_SRR1,r12
  106. rfi
  107. /* spin waiting for addr */
  108. 2:
  109. lwz r4,ENTRY_ADDR_LOWER(r10)
  110. andi. r11,r4,1
  111. bne 2b
  112. isync
  113. /* get the upper bits of the addr */
  114. lwz r11,ENTRY_ADDR_UPPER(r10)
  115. /* setup branch addr */
  116. mtspr SPRN_SRR0,r4
  117. /* mark the entry as released */
  118. li r8,3
  119. stw r8,ENTRY_ADDR_LOWER(r10)
  120. /* mask by ~64M to setup our tlb we will jump to */
  121. rlwinm r12,r4,0,0,5
  122. /* setup r3, r4, r5, r6, r7, r8, r9 */
  123. lwz r3,ENTRY_R3_LOWER(r10)
  124. li r4,0
  125. li r5,0
  126. lwz r6,ENTRY_R6_LOWER(r10)
  127. lis r7,(64*1024*1024)@h
  128. li r8,0
  129. li r9,0
  130. /* load up the pir */
  131. lwz r0,ENTRY_PIR(r10)
  132. mtspr SPRN_PIR,r0
  133. mfspr r0,SPRN_PIR
  134. stw r0,ENTRY_PIR(r10)
  135. mtspr IVPR,r12
  136. /*
  137. * Coming here, we know the cpu has one TLB mapping in TLB1[0]
  138. * which maps 0xfffff000-0xffffffff one-to-one. We set up a
  139. * second mapping that maps addr 1:1 for 64M, and then we jump to
  140. * addr
  141. */
  142. lis r10,(MAS0_TLBSEL(1)|MAS0_ESEL(0))@h
  143. mtspr SPRN_MAS0,r10
  144. lis r10,(MAS1_VALID|MAS1_IPROT)@h
  145. ori r10,r10,(MAS1_TSIZE(BOOKE_PAGESZ_64M))@l
  146. mtspr SPRN_MAS1,r10
  147. /* WIMGE = 0b00000 for now */
  148. mtspr SPRN_MAS2,r12
  149. ori r12,r12,(MAS3_SX|MAS3_SW|MAS3_SR)
  150. mtspr SPRN_MAS3,r12
  151. #ifdef CONFIG_ENABLE_36BIT_PHYS
  152. mtspr SPRN_MAS7,r11
  153. #endif
  154. tlbwe
  155. /* Now we have another mapping for this page, so we jump to that
  156. * mapping
  157. */
  158. mtspr SPRN_SRR1,r13
  159. rfi
  160. .align L1_CACHE_SHIFT
  161. .globl __spin_table
  162. __spin_table:
  163. .space CONFIG_NUM_CPUS*ENTRY_SIZE
  164. /* Fill in the empty space. The actual reset vector is
  165. * the last word of the page */
  166. __secondary_start_code_end:
  167. .space 4092 - (__secondary_start_code_end - __secondary_start_page)
  168. __secondary_reset_vector:
  169. b __secondary_start_page