pm856.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2003,Motorola Inc.
  4. * Xianghua Xiao, (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <pci.h>
  28. #include <asm/processor.h>
  29. #include <asm/mmu.h>
  30. #include <asm/immap_85xx.h>
  31. #include <asm/fsl_ddr_sdram.h>
  32. #include <ioports.h>
  33. #include <spd_sdram.h>
  34. #include <miiphy.h>
  35. #include <netdev.h>
  36. #if defined(CONFIG_DDR_ECC)
  37. extern void ddr_enable_ecc(unsigned int dram_size);
  38. #endif
  39. void local_bus_init(void);
  40. long int fixed_sdram(void);
  41. /*
  42. * I/O Port configuration table
  43. *
  44. * if conf is 1, then that port pin will be configured at boot time
  45. * according to the five values podr/pdir/ppar/psor/pdat for that entry
  46. */
  47. const iop_conf_t iop_conf_tab[4][32] = {
  48. /* Port A configuration */
  49. { /* conf ppar psor pdir podr pdat */
  50. /* PA31 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 TxENB */
  51. /* PA30 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 TxClav */
  52. /* PA29 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 TxSOC */
  53. /* PA28 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 RxENB */
  54. /* PA27 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 RxSOC */
  55. /* PA26 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 RxClav */
  56. /* PA25 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[0] */
  57. /* PA24 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[1] */
  58. /* PA23 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[2] */
  59. /* PA22 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[3] */
  60. /* PA21 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[4] */
  61. /* PA20 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[5] */
  62. /* PA19 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[6] */
  63. /* PA18 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[7] */
  64. /* PA17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[7] */
  65. /* PA16 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[6] */
  66. /* PA15 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[5] */
  67. /* PA14 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[4] */
  68. /* PA13 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[3] */
  69. /* PA12 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[2] */
  70. /* PA11 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[1] */
  71. /* PA10 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[0] */
  72. /* PA9 */ { 0, 1, 1, 1, 0, 0 }, /* FCC1 L1TXD */
  73. /* PA8 */ { 0, 1, 1, 0, 0, 0 }, /* FCC1 L1RXD */
  74. /* PA7 */ { 0, 0, 0, 1, 0, 0 }, /* PA7 */
  75. /* PA6 */ { 0, 1, 1, 1, 0, 0 }, /* TDM A1 L1RSYNC */
  76. /* PA5 */ { 0, 0, 0, 1, 0, 0 }, /* PA5 */
  77. /* PA4 */ { 0, 0, 0, 1, 0, 0 }, /* PA4 */
  78. /* PA3 */ { 0, 0, 0, 1, 0, 0 }, /* PA3 */
  79. /* PA2 */ { 0, 0, 0, 1, 0, 0 }, /* PA2 */
  80. /* PA1 */ { 0, 0, 0, 0, 0, 0 }, /* FREERUN */
  81. /* PA0 */ { 0, 0, 0, 1, 0, 0 } /* PA0 */
  82. },
  83. /* Port B configuration */
  84. { /* conf ppar psor pdir podr pdat */
  85. /* PB31 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TX_ER */
  86. /* PB30 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_DV */
  87. /* PB29 */ { 0, 1, 1, 1, 0, 0 }, /* FCC2 MII TX_EN */
  88. /* PB28 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_ER */
  89. /* PB27 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII COL */
  90. /* PB26 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII CRS */
  91. /* PB25 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[3] */
  92. /* PB24 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[2] */
  93. /* PB23 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[1] */
  94. /* PB22 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[0] */
  95. /* PB21 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[0] */
  96. /* PB20 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[1] */
  97. /* PB19 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[2] */
  98. /* PB18 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[3] */
  99. /* PB17 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RX_DIV */
  100. /* PB16 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RX_ERR */
  101. /* PB15 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TX_ERR */
  102. /* PB14 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TX_EN */
  103. /* PB13 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:COL */
  104. /* PB12 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:CRS */
  105. /* PB11 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  106. /* PB10 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  107. /* PB9 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  108. /* PB8 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  109. /* PB7 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  110. /* PB6 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  111. /* PB5 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  112. /* PB4 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  113. /* PB3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  114. /* PB2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  115. /* PB1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  116. /* PB0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
  117. },
  118. /* Port C */
  119. { /* conf ppar psor pdir podr pdat */
  120. /* PC31 */ { 0, 0, 0, 1, 0, 0 }, /* PC31 */
  121. /* PC30 */ { 0, 0, 0, 1, 0, 0 }, /* PC30 */
  122. /* PC29 */ { 0, 1, 1, 0, 0, 0 }, /* SCC1 EN *CLSN */
  123. /* PC28 */ { 0, 0, 0, 1, 0, 0 }, /* PC28 */
  124. /* PC27 */ { 0, 0, 0, 1, 0, 0 }, /* UART Clock in */
  125. /* PC26 */ { 0, 0, 0, 1, 0, 0 }, /* PC26 */
  126. /* PC25 */ { 0, 0, 0, 1, 0, 0 }, /* PC25 */
  127. /* PC24 */ { 0, 0, 0, 1, 0, 0 }, /* PC24 */
  128. /* PC23 */ { 0, 1, 0, 1, 0, 0 }, /* ATMTFCLK */
  129. /* PC22 */ { 0, 1, 0, 0, 0, 0 }, /* ATMRFCLK */
  130. /* PC21 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN RXCLK */
  131. /* PC20 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN TXCLK */
  132. /* PC19 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_CLK CLK13 */
  133. /* PC18 */ { 1, 1, 0, 0, 0, 0 }, /* FCC Tx Clock (CLK14) */
  134. /* PC17 */ { 1, 1, 0, 0, 0, 0 }, /* PC17 */
  135. /* PC16 */ { 0, 1, 0, 0, 0, 0 }, /* FCC Tx Clock (CLK16) */
  136. /* PC15 */ { 0, 1, 0, 0, 0, 0 }, /* PC15 */
  137. /* PC14 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN *CD */
  138. /* PC13 */ { 0, 1, 0, 0, 0, 0 }, /* PC13 */
  139. /* PC12 */ { 0, 1, 0, 1, 0, 0 }, /* PC12 */
  140. /* PC11 */ { 0, 0, 0, 1, 0, 0 }, /* LXT971 transmit control */
  141. /* PC10 */ { 0, 0, 0, 1, 0, 0 }, /* FETHMDC */
  142. /* PC9 */ { 0, 0, 0, 0, 0, 0 }, /* FETHMDIO */
  143. /* PC8 */ { 0, 0, 0, 1, 0, 0 }, /* PC8 */
  144. /* PC7 */ { 0, 0, 0, 1, 0, 0 }, /* PC7 */
  145. /* PC6 */ { 0, 0, 0, 1, 0, 0 }, /* PC6 */
  146. /* PC5 */ { 0, 0, 0, 1, 0, 0 }, /* PC5 */
  147. /* PC4 */ { 0, 0, 0, 1, 0, 0 }, /* PC4 */
  148. /* PC3 */ { 0, 0, 0, 1, 0, 0 }, /* PC3 */
  149. /* PC2 */ { 0, 0, 0, 1, 0, 1 }, /* ENET FDE */
  150. /* PC1 */ { 0, 0, 0, 1, 0, 0 }, /* ENET DSQE */
  151. /* PC0 */ { 0, 0, 0, 1, 0, 0 }, /* ENET LBK */
  152. },
  153. /* Port D */
  154. { /* conf ppar psor pdir podr pdat */
  155. /* PD31 */ { 1, 1, 0, 0, 0, 0 }, /* SCC1 EN RxD */
  156. /* PD30 */ { 1, 1, 1, 1, 0, 0 }, /* SCC1 EN TxD */
  157. /* PD29 */ { 1, 1, 0, 1, 0, 0 }, /* SCC1 EN TENA */
  158. /* PD28 */ { 1, 1, 0, 0, 0, 0 }, /* PD28 */
  159. /* PD27 */ { 1, 1, 0, 1, 0, 0 }, /* PD27 */
  160. /* PD26 */ { 1, 1, 0, 1, 0, 0 }, /* PD26 */
  161. /* PD25 */ { 0, 0, 0, 1, 0, 0 }, /* PD25 */
  162. /* PD24 */ { 0, 0, 0, 1, 0, 0 }, /* PD24 */
  163. /* PD23 */ { 0, 0, 0, 1, 0, 0 }, /* PD23 */
  164. /* PD22 */ { 0, 0, 0, 1, 0, 0 }, /* PD22 */
  165. /* PD21 */ { 0, 0, 0, 1, 0, 0 }, /* PD21 */
  166. /* PD20 */ { 0, 0, 0, 1, 0, 0 }, /* PD20 */
  167. /* PD19 */ { 0, 0, 0, 1, 0, 0 }, /* PD19 */
  168. /* PD18 */ { 0, 0, 0, 1, 0, 0 }, /* PD18 */
  169. /* PD17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXPRTY */
  170. /* PD16 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXPRTY */
  171. /* PD15 */ { 0, 1, 1, 0, 1, 0 }, /* I2C SDA */
  172. /* PD14 */ { 0, 0, 0, 1, 0, 0 }, /* LED */
  173. /* PD13 */ { 0, 0, 0, 0, 0, 0 }, /* PD13 */
  174. /* PD12 */ { 0, 0, 0, 0, 0, 0 }, /* PD12 */
  175. /* PD11 */ { 0, 0, 0, 0, 0, 0 }, /* PD11 */
  176. /* PD10 */ { 0, 0, 0, 0, 0, 0 }, /* PD10 */
  177. /* PD9 */ { 0, 1, 0, 1, 0, 0 }, /* SMC1 TXD */
  178. /* PD8 */ { 0, 1, 0, 0, 0, 0 }, /* SMC1 RXD */
  179. /* PD7 */ { 0, 0, 0, 1, 0, 1 }, /* PD7 */
  180. /* PD6 */ { 0, 0, 0, 1, 0, 1 }, /* PD6 */
  181. /* PD5 */ { 0, 0, 0, 1, 0, 1 }, /* PD5 */
  182. /* PD4 */ { 0, 0, 0, 1, 0, 1 }, /* PD4 */
  183. /* PD3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  184. /* PD2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  185. /* PD1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  186. /* PD0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
  187. }
  188. };
  189. int board_early_init_f (void)
  190. {
  191. return 0;
  192. }
  193. void reset_phy (void)
  194. {
  195. }
  196. int checkboard (void)
  197. {
  198. puts("Board: MicroSys PM856\n");
  199. #ifdef CONFIG_PCI
  200. printf(" PCI1: 32 bit, %d MHz (compiled)\n",
  201. CONFIG_SYS_CLK_FREQ / 1000000);
  202. #else
  203. printf(" PCI1: disabled\n");
  204. #endif
  205. /*
  206. * Initialize local bus.
  207. */
  208. local_bus_init();
  209. return 0;
  210. }
  211. phys_size_t
  212. initdram(int board_type)
  213. {
  214. long dram_size = 0;
  215. puts("Initializing\n");
  216. #if defined(CONFIG_DDR_DLL)
  217. {
  218. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  219. int i,x;
  220. x = 10;
  221. /*
  222. * Work around to stabilize DDR DLL
  223. */
  224. gur->ddrdllcr = 0x81000000;
  225. asm("sync;isync;msync");
  226. udelay (200);
  227. while (gur->ddrdllcr != 0x81000100)
  228. {
  229. gur->devdisr = gur->devdisr | 0x00010000;
  230. asm("sync;isync;msync");
  231. for (i=0; i<x; i++)
  232. ;
  233. gur->devdisr = gur->devdisr & 0xfff7ffff;
  234. asm("sync;isync;msync");
  235. x++;
  236. }
  237. }
  238. #endif
  239. #if defined(CONFIG_SPD_EEPROM)
  240. dram_size = fsl_ddr_sdram();
  241. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  242. dram_size *= 0x100000;
  243. #else
  244. dram_size = fixed_sdram ();
  245. #endif
  246. #if defined(CONFIG_DDR_ECC)
  247. /*
  248. * Initialize and enable DDR ECC.
  249. */
  250. ddr_enable_ecc(dram_size);
  251. #endif
  252. puts(" DDR: ");
  253. return dram_size;
  254. }
  255. /*
  256. * Initialize Local Bus
  257. */
  258. void
  259. local_bus_init(void)
  260. {
  261. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  262. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  263. uint clkdiv;
  264. uint lbc_hz;
  265. sys_info_t sysinfo;
  266. /*
  267. * Errata LBC11.
  268. * Fix Local Bus clock glitch when DLL is enabled.
  269. *
  270. * If localbus freq is < 66MHz, DLL bypass mode must be used.
  271. * If localbus freq is > 133MHz, DLL can be safely enabled.
  272. * Between 66 and 133, the DLL is enabled with an override workaround.
  273. */
  274. get_sys_info(&sysinfo);
  275. clkdiv = lbc->lcrr & LCRR_CLKDIV;
  276. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  277. if (lbc_hz < 66) {
  278. lbc->lcrr = CONFIG_SYS_LBC_LCRR | 0x80000000; /* DLL Bypass */
  279. } else if (lbc_hz >= 133) {
  280. lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~0x80000000); /* DLL Enabled */
  281. } else {
  282. /*
  283. * On REV1 boards, need to change CLKDIV before enable DLL.
  284. * Default CLKDIV is 8, change it to 4 temporarily.
  285. */
  286. uint pvr = get_pvr();
  287. uint temp_lbcdll = 0;
  288. if (pvr == PVR_85xx_REV1) {
  289. /* FIXME: Justify the high bit here. */
  290. lbc->lcrr = 0x10000004;
  291. }
  292. lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~0x80000000);/* DLL Enabled */
  293. udelay(200);
  294. /*
  295. * Sample LBC DLL ctrl reg, upshift it to set the
  296. * override bits.
  297. */
  298. temp_lbcdll = gur->lbcdllcr;
  299. gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
  300. asm("sync;isync;msync");
  301. }
  302. }
  303. #if defined(CONFIG_SYS_DRAM_TEST)
  304. int testdram (void)
  305. {
  306. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  307. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  308. uint *p;
  309. printf("SDRAM test phase 1:\n");
  310. for (p = pstart; p < pend; p++)
  311. *p = 0xaaaaaaaa;
  312. for (p = pstart; p < pend; p++) {
  313. if (*p != 0xaaaaaaaa) {
  314. printf ("SDRAM test fails at: %08x\n", (uint) p);
  315. return 1;
  316. }
  317. }
  318. printf("SDRAM test phase 2:\n");
  319. for (p = pstart; p < pend; p++)
  320. *p = 0x55555555;
  321. for (p = pstart; p < pend; p++) {
  322. if (*p != 0x55555555) {
  323. printf ("SDRAM test fails at: %08x\n", (uint) p);
  324. return 1;
  325. }
  326. }
  327. printf("SDRAM test passed.\n");
  328. return 0;
  329. }
  330. #endif
  331. #if !defined(CONFIG_SPD_EEPROM)
  332. /*************************************************************************
  333. * fixed sdram init -- doesn't use serial presence detect.
  334. ************************************************************************/
  335. long int fixed_sdram (void)
  336. {
  337. #ifndef CONFIG_SYS_RAMBOOT
  338. volatile ccsr_ddr_t *ddr= (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  339. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  340. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  341. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  342. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  343. ddr->sdram_mode = CONFIG_SYS_DDR_MODE;
  344. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  345. #if defined (CONFIG_DDR_ECC)
  346. ddr->err_disable = 0x0000000D;
  347. ddr->err_sbe = 0x00ff0000;
  348. #endif
  349. asm("sync;isync;msync");
  350. udelay(500);
  351. #if defined (CONFIG_DDR_ECC)
  352. /* Enable ECC checking */
  353. ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  354. #else
  355. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  356. #endif
  357. asm("sync; isync; msync");
  358. udelay(500);
  359. #endif
  360. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  361. }
  362. #endif /* !defined(CONFIG_SPD_EEPROM) */
  363. #if defined(CONFIG_PCI)
  364. /*
  365. * Initialize PCI Devices, report devices found.
  366. */
  367. #ifndef CONFIG_PCI_PNP
  368. static struct pci_config_table pci_mpc85xxads_config_table[] = {
  369. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  370. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  371. pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
  372. PCI_ENET0_MEMADDR,
  373. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
  374. } },
  375. { }
  376. };
  377. #endif
  378. static struct pci_controller hose = {
  379. #ifndef CONFIG_PCI_PNP
  380. config_table: pci_mpc85xxads_config_table,
  381. #endif
  382. };
  383. #endif /* CONFIG_PCI */
  384. void
  385. pci_init_board(void)
  386. {
  387. #ifdef CONFIG_PCI
  388. pci_mpc85xx_init(&hose);
  389. #endif /* CONFIG_PCI */
  390. }
  391. int board_eth_init(bd_t *bis)
  392. {
  393. cpu_eth_init(bis); /* Intialize TSECs first */
  394. return pci_eth_init(bis);
  395. }