mpc8548cds.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/immap_fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <spd_sdram.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include "../common/cadmus.h"
  36. #include "../common/eeprom.h"
  37. #include "../common/via.h"
  38. DECLARE_GLOBAL_DATA_PTR;
  39. void local_bus_init(void);
  40. void sdram_init(void);
  41. int checkboard (void)
  42. {
  43. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  44. volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  45. /* PCI slot in USER bits CSR[6:7] by convention. */
  46. uint pci_slot = get_pci_slot ();
  47. uint cpu_board_rev = get_cpu_board_revision ();
  48. printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
  49. get_board_version (), pci_slot);
  50. printf ("CPU Board Revision %d.%d (0x%04x)\n",
  51. MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
  52. MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
  53. /*
  54. * Initialize local bus.
  55. */
  56. local_bus_init ();
  57. /*
  58. * Hack TSEC 3 and 4 IO voltages.
  59. */
  60. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  61. ecm->eedr = 0xffffffff; /* clear ecm errors */
  62. ecm->eeer = 0xffffffff; /* enable ecm errors */
  63. return 0;
  64. }
  65. phys_size_t
  66. initdram(int board_type)
  67. {
  68. long dram_size = 0;
  69. puts("Initializing\n");
  70. #if defined(CONFIG_DDR_DLL)
  71. {
  72. /*
  73. * Work around to stabilize DDR DLL MSYNC_IN.
  74. * Errata DDR9 seems to have been fixed.
  75. * This is now the workaround for Errata DDR11:
  76. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  77. */
  78. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  79. gur->ddrdllcr = 0x81000000;
  80. asm("sync;isync;msync");
  81. udelay(200);
  82. }
  83. #endif
  84. dram_size = fsl_ddr_sdram();
  85. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  86. dram_size *= 0x100000;
  87. /*
  88. * SDRAM Initialization
  89. */
  90. sdram_init();
  91. puts(" DDR: ");
  92. return dram_size;
  93. }
  94. /*
  95. * Initialize Local Bus
  96. */
  97. void
  98. local_bus_init(void)
  99. {
  100. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  101. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  102. uint clkdiv;
  103. uint lbc_hz;
  104. sys_info_t sysinfo;
  105. get_sys_info(&sysinfo);
  106. clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
  107. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  108. gur->lbiuiplldcr1 = 0x00078080;
  109. if (clkdiv == 16) {
  110. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  111. } else if (clkdiv == 8) {
  112. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  113. } else if (clkdiv == 4) {
  114. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  115. }
  116. lbc->lcrr |= 0x00030000;
  117. asm("sync;isync;msync");
  118. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  119. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  120. }
  121. /*
  122. * Initialize SDRAM memory on the Local Bus.
  123. */
  124. void
  125. sdram_init(void)
  126. {
  127. #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
  128. uint idx;
  129. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  130. uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
  131. uint cpu_board_rev;
  132. uint lsdmr_common;
  133. puts(" SDRAM: ");
  134. print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  135. /*
  136. * Setup SDRAM Base and Option Registers
  137. */
  138. lbc->or2 = CONFIG_SYS_OR2_PRELIM;
  139. asm("msync");
  140. lbc->br2 = CONFIG_SYS_BR2_PRELIM;
  141. asm("msync");
  142. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  143. asm("msync");
  144. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  145. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  146. asm("msync");
  147. /*
  148. * MPC8548 uses "new" 15-16 style addressing.
  149. */
  150. cpu_board_rev = get_cpu_board_revision();
  151. lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
  152. lsdmr_common |= CONFIG_SYS_LBC_LSDMR_BSMA1516;
  153. /*
  154. * Issue PRECHARGE ALL command.
  155. */
  156. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_PCHALL;
  157. asm("sync;msync");
  158. *sdram_addr = 0xff;
  159. ppcDcbf((unsigned long) sdram_addr);
  160. udelay(100);
  161. /*
  162. * Issue 8 AUTO REFRESH commands.
  163. */
  164. for (idx = 0; idx < 8; idx++) {
  165. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH;
  166. asm("sync;msync");
  167. *sdram_addr = 0xff;
  168. ppcDcbf((unsigned long) sdram_addr);
  169. udelay(100);
  170. }
  171. /*
  172. * Issue 8 MODE-set command.
  173. */
  174. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_MRW;
  175. asm("sync;msync");
  176. *sdram_addr = 0xff;
  177. ppcDcbf((unsigned long) sdram_addr);
  178. udelay(100);
  179. /*
  180. * Issue NORMAL OP command.
  181. */
  182. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_NORMAL;
  183. asm("sync;msync");
  184. *sdram_addr = 0xff;
  185. ppcDcbf((unsigned long) sdram_addr);
  186. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  187. #endif /* enable SDRAM init */
  188. }
  189. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  190. /* For some reason the Tundra PCI bridge shows up on itself as a
  191. * different device. Work around that by refusing to configure it.
  192. */
  193. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  194. static struct pci_config_table pci_mpc85xxcds_config_table[] = {
  195. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  196. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  197. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  198. mpc85xx_config_via_usbide, {0,0,0}},
  199. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  200. mpc85xx_config_via_usb, {0,0,0}},
  201. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  202. mpc85xx_config_via_usb2, {0,0,0}},
  203. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  204. mpc85xx_config_via_power, {0,0,0}},
  205. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  206. mpc85xx_config_via_ac97, {0,0,0}},
  207. {},
  208. };
  209. static struct pci_controller pci1_hose = {
  210. config_table: pci_mpc85xxcds_config_table};
  211. #endif /* CONFIG_PCI */
  212. #ifdef CONFIG_PCI2
  213. static struct pci_controller pci2_hose;
  214. #endif /* CONFIG_PCI2 */
  215. #ifdef CONFIG_PCIE1
  216. static struct pci_controller pcie1_hose;
  217. #endif /* CONFIG_PCIE1 */
  218. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  219. extern void fsl_pci_init(struct pci_controller *hose);
  220. int first_free_busno=0;
  221. void
  222. pci_init_board(void)
  223. {
  224. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  225. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  226. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  227. #ifdef CONFIG_PCI1
  228. {
  229. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  230. struct pci_controller *hose = &pci1_hose;
  231. struct pci_config_table *table;
  232. struct pci_region *r = hose->regions;
  233. uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  234. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  235. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  236. uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
  237. uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  238. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  239. printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
  240. (pci_32) ? 32 : 64,
  241. (pci_speed == 33333000) ? "33" :
  242. (pci_speed == 66666000) ? "66" : "unknown",
  243. pci_clk_sel ? "sync" : "async",
  244. pci_agent ? "agent" : "host",
  245. pci_arb ? "arbiter" : "external-arbiter"
  246. );
  247. /* inbound */
  248. r += fsl_pci_setup_inbound_windows(r);
  249. /* outbound memory */
  250. pci_set_region(r++,
  251. CONFIG_SYS_PCI1_MEM_BASE,
  252. CONFIG_SYS_PCI1_MEM_PHYS,
  253. CONFIG_SYS_PCI1_MEM_SIZE,
  254. PCI_REGION_MEM);
  255. /* outbound io */
  256. pci_set_region(r++,
  257. CONFIG_SYS_PCI1_IO_BASE,
  258. CONFIG_SYS_PCI1_IO_PHYS,
  259. CONFIG_SYS_PCI1_IO_SIZE,
  260. PCI_REGION_IO);
  261. hose->region_count = r - hose->regions;
  262. /* relocate config table pointers */
  263. hose->config_table = \
  264. (struct pci_config_table *)((uint)hose->config_table + gd->reloc_off);
  265. for (table = hose->config_table; table && table->vendor; table++)
  266. table->config_device += gd->reloc_off;
  267. hose->first_busno=first_free_busno;
  268. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  269. fsl_pci_init(hose);
  270. first_free_busno=hose->last_busno+1;
  271. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  272. #ifdef CONFIG_PCIX_CHECK
  273. if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) {
  274. /* PCI-X init */
  275. if (CONFIG_SYS_CLK_FREQ < 66000000)
  276. printf("PCI-X will only work at 66 MHz\n");
  277. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  278. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  279. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  280. }
  281. #endif
  282. } else {
  283. printf (" PCI: disabled\n");
  284. }
  285. }
  286. #else
  287. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  288. #endif
  289. #ifdef CONFIG_PCI2
  290. {
  291. uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
  292. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  293. if (pci_dual) {
  294. printf (" PCI2: 32 bit, 66 MHz, %s\n",
  295. pci2_clk_sel ? "sync" : "async");
  296. } else {
  297. printf (" PCI2: disabled\n");
  298. }
  299. }
  300. #else
  301. gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */
  302. #endif /* CONFIG_PCI2 */
  303. #ifdef CONFIG_PCIE1
  304. {
  305. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  306. struct pci_controller *hose = &pcie1_hose;
  307. int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
  308. struct pci_region *r = hose->regions;
  309. int pcie_configured = io_sel >= 1;
  310. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  311. printf ("\n PCIE connected to slot as %s (base address %x)",
  312. pcie_ep ? "End Point" : "Root Complex",
  313. (uint)pci);
  314. if (pci->pme_msg_det) {
  315. pci->pme_msg_det = 0xffffffff;
  316. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  317. }
  318. printf ("\n");
  319. /* inbound */
  320. r += fsl_pci_setup_inbound_windows(r);
  321. /* outbound memory */
  322. pci_set_region(r++,
  323. CONFIG_SYS_PCIE1_MEM_BASE,
  324. CONFIG_SYS_PCIE1_MEM_PHYS,
  325. CONFIG_SYS_PCIE1_MEM_SIZE,
  326. PCI_REGION_MEM);
  327. /* outbound io */
  328. pci_set_region(r++,
  329. CONFIG_SYS_PCIE1_IO_BASE,
  330. CONFIG_SYS_PCIE1_IO_PHYS,
  331. CONFIG_SYS_PCIE1_IO_SIZE,
  332. PCI_REGION_IO);
  333. hose->region_count = r - hose->regions;
  334. hose->first_busno=first_free_busno;
  335. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  336. fsl_pci_init(hose);
  337. printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
  338. first_free_busno=hose->last_busno+1;
  339. } else {
  340. printf (" PCIE: disabled\n");
  341. }
  342. }
  343. #else
  344. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  345. #endif
  346. }
  347. int last_stage_init(void)
  348. {
  349. unsigned short temp;
  350. /* Change the resistors for the PHY */
  351. /* This is needed to get the RGMII working for the 1.3+
  352. * CDS cards */
  353. if (get_board_version() == 0x13) {
  354. miiphy_write(CONFIG_TSEC1_NAME,
  355. TSEC1_PHY_ADDR, 29, 18);
  356. miiphy_read(CONFIG_TSEC1_NAME,
  357. TSEC1_PHY_ADDR, 30, &temp);
  358. temp = (temp & 0xf03f);
  359. temp |= 2 << 9; /* 36 ohm */
  360. temp |= 2 << 6; /* 39 ohm */
  361. miiphy_write(CONFIG_TSEC1_NAME,
  362. TSEC1_PHY_ADDR, 30, temp);
  363. miiphy_write(CONFIG_TSEC1_NAME,
  364. TSEC1_PHY_ADDR, 29, 3);
  365. miiphy_write(CONFIG_TSEC1_NAME,
  366. TSEC1_PHY_ADDR, 30, 0x8000);
  367. }
  368. return 0;
  369. }
  370. #if defined(CONFIG_OF_BOARD_SETUP)
  371. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  372. struct pci_controller *hose);
  373. void ft_pci_setup(void *blob, bd_t *bd)
  374. {
  375. #ifdef CONFIG_PCI1
  376. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  377. #endif
  378. #ifdef CONFIG_PCIE1
  379. ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
  380. #endif
  381. }
  382. #endif