exynos_fimd.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Author: InKi Dae <inki.dae@samsung.com>
  5. * Author: Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <config.h>
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <lcd.h>
  26. #include <div64.h>
  27. #include <asm/arch/clk.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/cpu.h>
  30. #include "exynos_fb.h"
  31. static unsigned long *lcd_base_addr;
  32. static vidinfo_t *pvid;
  33. void exynos_fimd_lcd_init_mem(u_long screen_base, u_long fb_size,
  34. u_long palette_size)
  35. {
  36. lcd_base_addr = (unsigned long *)screen_base;
  37. }
  38. static void exynos_fimd_set_dualrgb(unsigned int enabled)
  39. {
  40. struct exynos4_fb *fimd_ctrl =
  41. (struct exynos4_fb *)samsung_get_base_fimd();
  42. unsigned int cfg = 0;
  43. if (enabled) {
  44. cfg = EXYNOS_DUALRGB_BYPASS_DUAL | EXYNOS_DUALRGB_LINESPLIT |
  45. EXYNOS_DUALRGB_VDEN_EN_ENABLE;
  46. /* in case of Line Split mode, MAIN_CNT doesn't neet to set. */
  47. cfg |= EXYNOS_DUALRGB_SUB_CNT(pvid->vl_col / 2) |
  48. EXYNOS_DUALRGB_MAIN_CNT(0);
  49. }
  50. writel(cfg, &fimd_ctrl->dualrgb);
  51. }
  52. static void exynos_fimd_set_par(unsigned int win_id)
  53. {
  54. unsigned int cfg = 0;
  55. struct exynos4_fb *fimd_ctrl =
  56. (struct exynos4_fb *)samsung_get_base_fimd();
  57. /* set window control */
  58. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  59. EXYNOS_WINCON(win_id));
  60. cfg &= ~(EXYNOS_WINCON_BITSWP_ENABLE | EXYNOS_WINCON_BYTESWP_ENABLE |
  61. EXYNOS_WINCON_HAWSWP_ENABLE | EXYNOS_WINCON_WSWP_ENABLE |
  62. EXYNOS_WINCON_BURSTLEN_MASK | EXYNOS_WINCON_BPPMODE_MASK |
  63. EXYNOS_WINCON_INRGB_MASK | EXYNOS_WINCON_DATAPATH_MASK);
  64. /* DATAPATH is DMA */
  65. cfg |= EXYNOS_WINCON_DATAPATH_DMA;
  66. /* bpp is 32 */
  67. cfg |= EXYNOS_WINCON_WSWP_ENABLE;
  68. /* dma burst is 16 */
  69. cfg |= EXYNOS_WINCON_BURSTLEN_16WORD;
  70. /* pixel format is unpacked RGB888 */
  71. cfg |= EXYNOS_WINCON_BPPMODE_24BPP_888;
  72. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  73. EXYNOS_WINCON(win_id));
  74. /* set window position to x=0, y=0*/
  75. cfg = EXYNOS_VIDOSD_LEFT_X(0) | EXYNOS_VIDOSD_TOP_Y(0);
  76. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0a +
  77. EXYNOS_VIDOSD(win_id));
  78. cfg = EXYNOS_VIDOSD_RIGHT_X(pvid->vl_col - 1) |
  79. EXYNOS_VIDOSD_BOTTOM_Y(pvid->vl_row - 1);
  80. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0b +
  81. EXYNOS_VIDOSD(win_id));
  82. /* set window size for window0*/
  83. cfg = EXYNOS_VIDOSD_SIZE(pvid->vl_col * pvid->vl_row);
  84. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0c +
  85. EXYNOS_VIDOSD(win_id));
  86. }
  87. static void exynos_fimd_set_buffer_address(unsigned int win_id)
  88. {
  89. unsigned long start_addr, end_addr;
  90. struct exynos4_fb *fimd_ctrl =
  91. (struct exynos4_fb *)samsung_get_base_fimd();
  92. start_addr = (unsigned long)lcd_base_addr;
  93. end_addr = start_addr + ((pvid->vl_col * (NBITS(pvid->vl_bpix) / 8)) *
  94. pvid->vl_row);
  95. writel(start_addr, (unsigned int)&fimd_ctrl->vidw00add0b0 +
  96. EXYNOS_BUFFER_OFFSET(win_id));
  97. writel(end_addr, (unsigned int)&fimd_ctrl->vidw00add1b0 +
  98. EXYNOS_BUFFER_OFFSET(win_id));
  99. }
  100. static void exynos_fimd_set_clock(vidinfo_t *pvid)
  101. {
  102. unsigned int cfg = 0, div = 0, remainder, remainder_div;
  103. unsigned long pixel_clock;
  104. unsigned long long src_clock;
  105. struct exynos4_fb *fimd_ctrl =
  106. (struct exynos4_fb *)samsung_get_base_fimd();
  107. if (pvid->dual_lcd_enabled) {
  108. pixel_clock = pvid->vl_freq *
  109. (pvid->vl_hspw + pvid->vl_hfpd +
  110. pvid->vl_hbpd + pvid->vl_col / 2) *
  111. (pvid->vl_vspw + pvid->vl_vfpd +
  112. pvid->vl_vbpd + pvid->vl_row);
  113. } else if (pvid->interface_mode == FIMD_CPU_INTERFACE) {
  114. pixel_clock = pvid->vl_freq *
  115. pvid->vl_width * pvid->vl_height *
  116. (pvid->cs_setup + pvid->wr_setup +
  117. pvid->wr_act + pvid->wr_hold + 1);
  118. } else {
  119. pixel_clock = pvid->vl_freq *
  120. (pvid->vl_hspw + pvid->vl_hfpd +
  121. pvid->vl_hbpd + pvid->vl_col) *
  122. (pvid->vl_vspw + pvid->vl_vfpd +
  123. pvid->vl_vbpd + pvid->vl_row);
  124. }
  125. cfg = readl(&fimd_ctrl->vidcon0);
  126. cfg &= ~(EXYNOS_VIDCON0_CLKSEL_MASK | EXYNOS_VIDCON0_CLKVALUP_MASK |
  127. EXYNOS_VIDCON0_CLKVAL_F(0xFF) | EXYNOS_VIDCON0_VCLKEN_MASK |
  128. EXYNOS_VIDCON0_CLKDIR_MASK);
  129. cfg |= (EXYNOS_VIDCON0_CLKSEL_SCLK | EXYNOS_VIDCON0_CLKVALUP_ALWAYS |
  130. EXYNOS_VIDCON0_VCLKEN_NORMAL | EXYNOS_VIDCON0_CLKDIR_DIVIDED);
  131. if (pixel_clock > MAX_CLOCK)
  132. pixel_clock = MAX_CLOCK;
  133. src_clock = (unsigned long long) get_lcd_clk();
  134. /* get quotient and remainder. */
  135. remainder = do_div(src_clock, pixel_clock);
  136. div = src_clock;
  137. remainder *= 10;
  138. remainder_div = remainder / pixel_clock;
  139. /* round about one places of decimals. */
  140. if (remainder_div >= 5)
  141. div++;
  142. /* in case of dual lcd mode. */
  143. if (pvid->dual_lcd_enabled)
  144. div--;
  145. cfg |= EXYNOS_VIDCON0_CLKVAL_F(div - 1);
  146. writel(cfg, &fimd_ctrl->vidcon0);
  147. }
  148. void exynos_set_trigger(void)
  149. {
  150. unsigned int cfg = 0;
  151. struct exynos4_fb *fimd_ctrl =
  152. (struct exynos4_fb *)samsung_get_base_fimd();
  153. cfg = readl(&fimd_ctrl->trigcon);
  154. cfg |= (EXYNOS_I80SOFT_TRIG_EN | EXYNOS_I80START_TRIG);
  155. writel(cfg, &fimd_ctrl->trigcon);
  156. }
  157. int exynos_is_i80_frame_done(void)
  158. {
  159. unsigned int cfg = 0;
  160. int status;
  161. struct exynos4_fb *fimd_ctrl =
  162. (struct exynos4_fb *)samsung_get_base_fimd();
  163. cfg = readl(&fimd_ctrl->trigcon);
  164. /* frame done func is valid only when TRIMODE[0] is set to 1. */
  165. status = (cfg & EXYNOS_I80STATUS_TRIG_DONE) ==
  166. EXYNOS_I80STATUS_TRIG_DONE;
  167. return status;
  168. }
  169. static void exynos_fimd_lcd_on(void)
  170. {
  171. unsigned int cfg = 0;
  172. struct exynos4_fb *fimd_ctrl =
  173. (struct exynos4_fb *)samsung_get_base_fimd();
  174. /* display on */
  175. cfg = readl(&fimd_ctrl->vidcon0);
  176. cfg |= (EXYNOS_VIDCON0_ENVID_ENABLE | EXYNOS_VIDCON0_ENVID_F_ENABLE);
  177. writel(cfg, &fimd_ctrl->vidcon0);
  178. }
  179. static void exynos_fimd_window_on(unsigned int win_id)
  180. {
  181. unsigned int cfg = 0;
  182. struct exynos4_fb *fimd_ctrl =
  183. (struct exynos4_fb *)samsung_get_base_fimd();
  184. /* enable window */
  185. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  186. EXYNOS_WINCON(win_id));
  187. cfg |= EXYNOS_WINCON_ENWIN_ENABLE;
  188. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  189. EXYNOS_WINCON(win_id));
  190. cfg = readl(&fimd_ctrl->winshmap);
  191. cfg |= EXYNOS_WINSHMAP_CH_ENABLE(win_id);
  192. writel(cfg, &fimd_ctrl->winshmap);
  193. }
  194. void exynos_fimd_lcd_off(void)
  195. {
  196. unsigned int cfg = 0;
  197. struct exynos4_fb *fimd_ctrl =
  198. (struct exynos4_fb *)samsung_get_base_fimd();
  199. cfg = readl(&fimd_ctrl->vidcon0);
  200. cfg &= (EXYNOS_VIDCON0_ENVID_DISABLE | EXYNOS_VIDCON0_ENVID_F_DISABLE);
  201. writel(cfg, &fimd_ctrl->vidcon0);
  202. }
  203. void exynos_fimd_window_off(unsigned int win_id)
  204. {
  205. unsigned int cfg = 0;
  206. struct exynos4_fb *fimd_ctrl =
  207. (struct exynos4_fb *)samsung_get_base_fimd();
  208. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  209. EXYNOS_WINCON(win_id));
  210. cfg &= EXYNOS_WINCON_ENWIN_DISABLE;
  211. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  212. EXYNOS_WINCON(win_id));
  213. cfg = readl(&fimd_ctrl->winshmap);
  214. cfg &= ~EXYNOS_WINSHMAP_CH_DISABLE(win_id);
  215. writel(cfg, &fimd_ctrl->winshmap);
  216. }
  217. void exynos_fimd_lcd_init(vidinfo_t *vid)
  218. {
  219. unsigned int cfg = 0, rgb_mode;
  220. struct exynos4_fb *fimd_ctrl =
  221. (struct exynos4_fb *)samsung_get_base_fimd();
  222. /* store panel info to global variable */
  223. pvid = vid;
  224. rgb_mode = MODE_RGB_P;
  225. if (vid->interface_mode == FIMD_RGB_INTERFACE) {
  226. cfg |= EXYNOS_VIDCON0_VIDOUT_RGB;
  227. writel(cfg, &fimd_ctrl->vidcon0);
  228. cfg = readl(&fimd_ctrl->vidcon2);
  229. cfg &= ~(EXYNOS_VIDCON2_WB_MASK |
  230. EXYNOS_VIDCON2_TVFORMATSEL_MASK |
  231. EXYNOS_VIDCON2_TVFORMATSEL_YUV_MASK);
  232. cfg |= EXYNOS_VIDCON2_WB_DISABLE;
  233. writel(cfg, &fimd_ctrl->vidcon2);
  234. /* set polarity */
  235. cfg = 0;
  236. if (!pvid->vl_clkp)
  237. cfg |= EXYNOS_VIDCON1_IVCLK_RISING_EDGE;
  238. if (!pvid->vl_hsp)
  239. cfg |= EXYNOS_VIDCON1_IHSYNC_INVERT;
  240. if (!pvid->vl_vsp)
  241. cfg |= EXYNOS_VIDCON1_IVSYNC_INVERT;
  242. if (!pvid->vl_dp)
  243. cfg |= EXYNOS_VIDCON1_IVDEN_INVERT;
  244. writel(cfg, &fimd_ctrl->vidcon1);
  245. /* set timing */
  246. cfg = EXYNOS_VIDTCON0_VFPD(pvid->vl_vfpd - 1);
  247. cfg |= EXYNOS_VIDTCON0_VBPD(pvid->vl_vbpd - 1);
  248. cfg |= EXYNOS_VIDTCON0_VSPW(pvid->vl_vspw - 1);
  249. writel(cfg, &fimd_ctrl->vidtcon0);
  250. cfg = EXYNOS_VIDTCON1_HFPD(pvid->vl_hfpd - 1);
  251. cfg |= EXYNOS_VIDTCON1_HBPD(pvid->vl_hbpd - 1);
  252. cfg |= EXYNOS_VIDTCON1_HSPW(pvid->vl_hspw - 1);
  253. writel(cfg, &fimd_ctrl->vidtcon1);
  254. /* set lcd size */
  255. cfg = EXYNOS_VIDTCON2_HOZVAL(pvid->vl_col - 1);
  256. cfg |= EXYNOS_VIDTCON2_LINEVAL(pvid->vl_row - 1);
  257. writel(cfg, &fimd_ctrl->vidtcon2);
  258. }
  259. /* set display mode */
  260. cfg = readl(&fimd_ctrl->vidcon0);
  261. cfg &= ~EXYNOS_VIDCON0_PNRMODE_MASK;
  262. cfg |= (rgb_mode << EXYNOS_VIDCON0_PNRMODE_SHIFT);
  263. writel(cfg, &fimd_ctrl->vidcon0);
  264. /* set par */
  265. exynos_fimd_set_par(pvid->win_id);
  266. /* set memory address */
  267. exynos_fimd_set_buffer_address(pvid->win_id);
  268. /* set buffer size */
  269. cfg = EXYNOS_VIDADDR_PAGEWIDTH(pvid->vl_col * NBITS(pvid->vl_bpix) / 8);
  270. writel(cfg, (unsigned int)&fimd_ctrl->vidw00add2 +
  271. EXYNOS_BUFFER_SIZE(pvid->win_id));
  272. /* set clock */
  273. exynos_fimd_set_clock(pvid);
  274. /* set rgb mode to dual lcd. */
  275. exynos_fimd_set_dualrgb(pvid->dual_lcd_enabled);
  276. /* display on */
  277. exynos_fimd_lcd_on();
  278. /* window on */
  279. exynos_fimd_window_on(pvid->win_id);
  280. }
  281. unsigned long exynos_fimd_calc_fbsize(void)
  282. {
  283. return pvid->vl_col * pvid->vl_row * (NBITS(pvid->vl_bpix) / 8);
  284. }