pxa255_idp.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Copied from lubbock.h
  10. *
  11. * (C) Copyright 2004
  12. * BEC Systems <http://bec-systems.com>
  13. * Cliff Brake <cliff.brake@gmail.com>
  14. * Configuation settings for the Accelent/Vibren PXA255 IDP
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. #include <asm/arch/pxa-regs.h>
  37. /*
  38. * If we are developing, we might want to start armboot from ram
  39. * so we MUST NOT initialize critical regs like mem-timing ...
  40. */
  41. #define CONFIG_INIT_CRITICAL /* undef for developing */
  42. /*
  43. * define the following to enable debug blinks. A debug blink function
  44. * must be defined in memsetup.S
  45. */
  46. #undef DEBUG_BLINK_ENABLE
  47. #undef DEBUG_BLINKC_ENABLE
  48. /*
  49. * High Level Configuration Options
  50. * (easy to change)
  51. */
  52. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  53. #undef CONFIG_LCD
  54. #ifdef CONFIG_LCD
  55. #define CONFIG_SHARP_LM8V31
  56. #endif
  57. #define CONFIG_MMC 1
  58. #define BOARD_LATE_INIT 1
  59. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  60. /*
  61. * Size of malloc() pool
  62. */
  63. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  64. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  65. /*
  66. * PXA250 IDP memory map information
  67. */
  68. #define IDP_CS5_ETH_OFFSET 0x03400000
  69. /*
  70. * Hardware drivers
  71. */
  72. #define CONFIG_DRIVER_SMC91111
  73. #define CONFIG_SMC91111_BASE (PXA_CS5_PHYS + IDP_CS5_ETH_OFFSET + 0x300)
  74. #define CONFIG_SMC_USE_32_BIT 1
  75. /* #define CONFIG_SMC_USE_IOFUNCS */
  76. /* the following has to be set high -- suspect something is wrong with
  77. * with the tftp timeout routines. FIXME!!!
  78. */
  79. #define CONFIG_NET_RETRY_COUNT 100
  80. /*
  81. * select serial console configuration
  82. */
  83. #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
  84. /* allow to overwrite serial and ethaddr */
  85. #define CONFIG_ENV_OVERWRITE
  86. #define CONFIG_BAUDRATE 115200
  87. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_MMC | CFG_CMD_FAT | CFG_CMD_DHCP )
  88. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  89. #include <cmd_confdefs.h>
  90. #define CONFIG_BOOTDELAY 3
  91. #define CONFIG_BOOTCOMMAND "bootm 40000"
  92. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  93. #define CONFIG_CMDLINE_TAG
  94. /*
  95. * Current memory map for Vibren supplied Linux images:
  96. *
  97. * Flash:
  98. * 0 - 0x3ffff (size = 0x40000): bootloader
  99. * 0x40000 - 0x13ffff (size = 0x100000): kernel
  100. * 0x140000 - 0x1f3ffff (size = 0x1e00000): jffs
  101. *
  102. * RAM:
  103. * 0xa0008000 - kernel is loaded
  104. * 0xa3000000 - Uboot runs (48MB into RAM)
  105. *
  106. */
  107. #define CONFIG_EXTRA_ENV_SETTINGS \
  108. "prog_boot_mmc=" \
  109. "mw.b 0xa0000000 0xff 0x40000; " \
  110. "if mmcinit && " \
  111. "fatload mmc 0 0xa0000000 u-boot.bin; " \
  112. "then " \
  113. "protect off 0x0 0x3ffff; " \
  114. "erase 0x0 0x3ffff; " \
  115. "cp.b 0xa0000000 0x0 0x40000; " \
  116. "reset;" \
  117. "fi\0" \
  118. "prog_uzImage_mmc=" \
  119. "mw.b 0xa0000000 0xff 0x100000; " \
  120. "if mmcinit && " \
  121. "fatload mmc 0 0xa0000000 uzImage; " \
  122. "then " \
  123. "protect off 0x40000 0xfffff; " \
  124. "erase 0x40000 0xfffff; " \
  125. "cp.b 0xa0000000 0x40000 0x100000; " \
  126. "fi\0" \
  127. "prog_jffs_mmc=" \
  128. "mw.b 0xa0000000 0xff 0x1e00000; " \
  129. "if mmcinit && " \
  130. "fatload mmc 0 0xa0000000 root.jffs; " \
  131. "then " \
  132. "protect off 0x140000 0x1f3ffff; " \
  133. "erase 0x140000 0x1f3ffff; " \
  134. "cp.b 0xa0000000 0x140000 0x1e00000; " \
  135. "fi\0" \
  136. "boot_mmc=" \
  137. "if mmcinit && " \
  138. "fatload mmc 0 0xa1000000 uzImage && " \
  139. "then " \
  140. "bootm 0xa1000000; " \
  141. "fi\0" \
  142. "prog_boot_net=" \
  143. "mw.b 0xa0000000 0xff 0x100000; " \
  144. "if bootp 0xa0000000 u-boot.bin; " \
  145. "then " \
  146. "protect off 0x0 0x3ffff; " \
  147. "erase 0x0 0x3ffff; " \
  148. "cp.b 0xa0000000 0x0 0x40000; " \
  149. "reset; " \
  150. "fi\0" \
  151. "prog_uzImage_net=" \
  152. "mw.b 0xa0000000 0xff 0x100000; " \
  153. "if bootp 0xa0000000 uzImage; " \
  154. "then " \
  155. "protect off 0x40000 0xfffff; " \
  156. "erase 0x40000 0xfffff; " \
  157. "cp.b 0xa0000000 0x40000 0x100000; " \
  158. "fi\0" \
  159. "prog_jffs_net=" \
  160. "mw.b 0xa0000000 0xff 0x1e00000; " \
  161. "if bootp 0xa0000000 root.jffs; " \
  162. "then " \
  163. "protect off 0x140000 0x1f3ffff; " \
  164. "erase 0x140000 0x1f3ffff; " \
  165. "cp.b 0xa0000000 0x140000 0x1e00000; " \
  166. "fi\0"
  167. /* "erase_env=" */
  168. /* "protect off" */
  169. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  170. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
  171. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  172. #endif
  173. /*
  174. * Miscellaneous configurable options
  175. */
  176. #define CFG_HUSH_PARSER 1
  177. #define CFG_PROMPT_HUSH_PS2 "> "
  178. #define CFG_LONGHELP /* undef to save memory */
  179. #ifdef CFG_HUSH_PARSER
  180. #define CFG_PROMPT "$ " /* Monitor Command Prompt */
  181. #else
  182. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  183. #endif
  184. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  185. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  186. #define CFG_MAXARGS 16 /* max number of command args */
  187. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  188. #define CFG_DEVICE_NULLDEV 1
  189. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  190. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  191. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  192. #define CFG_LOAD_ADDR 0xa0800000 /* default load address */
  193. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  194. #define CFG_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
  195. #define RTC 1 /* enable 32KHz osc */
  196. /* valid baudrates */
  197. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  198. #define CFG_MMC_BASE 0xF0000000
  199. /*
  200. * Stack sizes
  201. *
  202. * The stack sizes are set up in start.S using the settings below
  203. */
  204. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  205. #ifdef CONFIG_USE_IRQ
  206. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  207. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  208. #endif
  209. /*
  210. * Physical Memory Map
  211. */
  212. #define CONFIG_NR_DRAM_BANKS 4 /* we have 1 banks of DRAM */
  213. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  214. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  215. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  216. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  217. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  218. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  219. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  220. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  221. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  222. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  223. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  224. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  225. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  226. #define CFG_DRAM_BASE 0xa0000000
  227. #define CFG_DRAM_SIZE 0x04000000
  228. #define CFG_FLASH_BASE PHYS_FLASH_1
  229. /*
  230. * GPIO settings
  231. */
  232. #define CFG_GAFR0_L_VAL 0x80001005
  233. #define CFG_GAFR0_U_VAL 0xa5128012
  234. #define CFG_GAFR1_L_VAL 0x699a9558
  235. #define CFG_GAFR1_U_VAL 0xaaa5aa6a
  236. #define CFG_GAFR2_L_VAL 0xaaaaaaaa
  237. #define CFG_GAFR2_U_VAL 0x2
  238. #define CFG_GPCR0_VAL 0x1800400
  239. #define CFG_GPCR1_VAL 0x0
  240. #define CFG_GPCR2_VAL 0x0
  241. #define CFG_GPDR0_VAL 0xc1818440
  242. #define CFG_GPDR1_VAL 0xfcffab82
  243. #define CFG_GPDR2_VAL 0x1ffff
  244. #define CFG_GPSR0_VAL 0x8000
  245. #define CFG_GPSR1_VAL 0x3f0002
  246. #define CFG_GPSR2_VAL 0x1c000
  247. #define CFG_PSSR_VAL 0x20
  248. /*
  249. * Memory settings
  250. */
  251. #define CFG_MSC0_VAL 0x29DCA4D2
  252. #define CFG_MSC1_VAL 0x43AC494C
  253. #define CFG_MSC2_VAL 0x39D449D4
  254. #define CFG_MDCNFG_VAL 0x090009C9
  255. #define CFG_MDREFR_VAL 0x0085C017
  256. #define CFG_MDMRS_VAL 0x00220022
  257. /*
  258. * PCMCIA and CF Interfaces
  259. */
  260. #define CFG_MECR_VAL 0x00000003
  261. #define CFG_MCMEM0_VAL 0x00014405
  262. #define CFG_MCMEM1_VAL 0x00014405
  263. #define CFG_MCATT0_VAL 0x00014405
  264. #define CFG_MCATT1_VAL 0x00014405
  265. #define CFG_MCIO0_VAL 0x00014405
  266. #define CFG_MCIO1_VAL 0x00014405
  267. /*
  268. * FLASH and environment organization
  269. */
  270. #define CFG_FLASH_CFI
  271. #define CFG_FLASH_CFI_DRIVER 1
  272. #define CFG_MONITOR_BASE 0
  273. #define CFG_MONITOR_LEN 0x40000
  274. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  275. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  276. #define CFG_FLASH_USE_BUFFER_WRITE 1
  277. /* timeout values are in ticks */
  278. #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
  279. #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
  280. /* put cfg at end of flash for now */
  281. #define CFG_ENV_IS_IN_FLASH 1
  282. /* Addr of Environment Sector */
  283. #define CFG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SIZE - 0x40000)
  284. #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  285. #define CFG_ENV_SECT_SIZE 0x40000
  286. #endif /* __CONFIG_H */