PPChameleonEVB.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
  4. *
  5. * (C) Copyright 2003
  6. * DAVE Srl
  7. *
  8. * http://www.dave-tech.it
  9. * http://www.wawnet.biz
  10. * mailto:info@wawnet.biz
  11. *
  12. * Credits: Stefan Roese, Wolfgang Denk
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * board/config.h - configuration options, board specific
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. #define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
  35. #define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
  36. #define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
  37. #ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
  38. #define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
  39. #endif
  40. /* Only one of the following two symbols must be defined (default is 25 MHz)
  41. * CONFIG_PPCHAMELEON_CLK_25
  42. * CONFIG_PPCHAMELEON_CLK_33
  43. */
  44. #if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
  45. #define CONFIG_PPCHAMELEON_CLK_25
  46. #endif
  47. #if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
  48. #error "* Two external frequencies (SysClk) are defined! *"
  49. #endif
  50. #undef CONFIG_PPCHAMELEON_SMI712
  51. /*
  52. * Debug stuff
  53. */
  54. #undef __DEBUG_START_FROM_SRAM__
  55. #define __DISABLE_MACHINE_EXCEPTION__
  56. #ifdef __DEBUG_START_FROM_SRAM__
  57. #define CFG_DUMMY_FLASH_SIZE 1024*1024*4
  58. #endif
  59. /*
  60. * High Level Configuration Options
  61. * (easy to change)
  62. */
  63. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  64. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  65. #define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
  66. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  67. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  68. #ifdef CONFIG_PPCHAMELEON_CLK_25
  69. # define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  70. #elif (defined (CONFIG_PPCHAMELEON_CLK_33))
  71. # define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  72. #else
  73. # error "* External frequency (SysClk) not defined! *"
  74. #endif
  75. #define CONFIG_BAUDRATE 115200
  76. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  77. #undef CONFIG_BOOTARGS
  78. /* Ethernet stuff */
  79. #define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
  80. #define CONFIG_ETHADDR 00:50:c2:1e:af:fe
  81. #define CONFIG_HAS_ETH1
  82. #define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
  83. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  84. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  85. #undef CONFIG_EXT_PHY
  86. #define CONFIG_NET_MULTI 1
  87. #define CONFIG_MII 1 /* MII PHY management */
  88. #ifndef CONFIG_EXT_PHY
  89. #define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
  90. #define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
  91. #else
  92. #define CONFIG_PHY_ADDR 2 /* PHY address */
  93. #endif
  94. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  95. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  96. CFG_CMD_DATE | \
  97. CFG_CMD_DHCP | \
  98. CFG_CMD_ELF | \
  99. CFG_CMD_EEPROM | \
  100. CFG_CMD_I2C | \
  101. CFG_CMD_IRQ | \
  102. CFG_CMD_JFFS2 | \
  103. CFG_CMD_MII | \
  104. CFG_CMD_NAND | \
  105. CFG_CMD_NFS | \
  106. CFG_CMD_PCI | \
  107. CFG_CMD_SNTP )
  108. #define CONFIG_MAC_PARTITION
  109. #define CONFIG_DOS_PARTITION
  110. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  111. #include <cmd_confdefs.h>
  112. #undef CONFIG_WATCHDOG /* watchdog disabled */
  113. #define CONFIG_RTC_M41T11 1 /* uses a M41T00 RTC */
  114. #define CFG_I2C_RTC_ADDR 0x68
  115. #define CFG_M41T11_BASE_YEAR 1900
  116. /*
  117. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  118. */
  119. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  120. /* SDRAM timings used in datasheet */
  121. #define CFG_SDRAM_CL 2
  122. #define CFG_SDRAM_tRP 20
  123. #define CFG_SDRAM_tRC 65
  124. #define CFG_SDRAM_tRCD 20
  125. #undef CFG_SDRAM_tRFC
  126. /*
  127. * Miscellaneous configurable options
  128. */
  129. #define CFG_LONGHELP /* undef to save memory */
  130. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  131. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  132. #ifdef CFG_HUSH_PARSER
  133. #define CFG_PROMPT_HUSH_PS2 "> "
  134. #endif
  135. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  136. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  137. #else
  138. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  139. #endif
  140. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  141. #define CFG_MAXARGS 16 /* max number of command args */
  142. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  143. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  144. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  145. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  146. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  147. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  148. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  149. #define CFG_BASE_BAUD 691200
  150. /* The following table includes the supported baudrates */
  151. #define CFG_BAUDRATE_TABLE \
  152. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  153. 57600, 115200, 230400, 460800, 921600 }
  154. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  155. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  156. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  157. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  158. /*-----------------------------------------------------------------------
  159. * NAND-FLASH stuff
  160. *-----------------------------------------------------------------------
  161. */
  162. /*
  163. * nand device 1 on dave (PPChameleonEVB) needs more time,
  164. * so we just introduce additional wait in nand_wait(),
  165. * effectively for both devices.
  166. */
  167. #define PPCHAMELON_NAND_TIMER_HACK
  168. #define CFG_NAND0_BASE 0xFF400000
  169. #define CFG_NAND1_BASE 0xFF000000
  170. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, CFG_NAND1_BASE }
  171. #define NAND_BIG_DELAY_US 25
  172. #define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
  173. #define NAND_MAX_CHIPS 1
  174. #define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
  175. #define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
  176. #define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
  177. #define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
  178. #define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
  179. #define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
  180. #define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
  181. #define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
  182. #define MACRO_NAND_DISABLE_CE(nandptr) do \
  183. { \
  184. switch((unsigned long)nandptr) \
  185. { \
  186. case CFG_NAND0_BASE: \
  187. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
  188. break; \
  189. case CFG_NAND1_BASE: \
  190. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
  191. break; \
  192. } \
  193. } while(0)
  194. #define MACRO_NAND_ENABLE_CE(nandptr) do \
  195. { \
  196. switch((unsigned long)nandptr) \
  197. { \
  198. case CFG_NAND0_BASE: \
  199. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
  200. break; \
  201. case CFG_NAND1_BASE: \
  202. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
  203. break; \
  204. } \
  205. } while(0)
  206. #define MACRO_NAND_CTL_CLRALE(nandptr) do \
  207. { \
  208. switch((unsigned long)nandptr) \
  209. { \
  210. case CFG_NAND0_BASE: \
  211. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
  212. break; \
  213. case CFG_NAND1_BASE: \
  214. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
  215. break; \
  216. } \
  217. } while(0)
  218. #define MACRO_NAND_CTL_SETALE(nandptr) do \
  219. { \
  220. switch((unsigned long)nandptr) \
  221. { \
  222. case CFG_NAND0_BASE: \
  223. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
  224. break; \
  225. case CFG_NAND1_BASE: \
  226. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
  227. break; \
  228. } \
  229. } while(0)
  230. #define MACRO_NAND_CTL_CLRCLE(nandptr) do \
  231. { \
  232. switch((unsigned long)nandptr) \
  233. { \
  234. case CFG_NAND0_BASE: \
  235. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
  236. break; \
  237. case CFG_NAND1_BASE: \
  238. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
  239. break; \
  240. } \
  241. } while(0)
  242. #define MACRO_NAND_CTL_SETCLE(nandptr) do { \
  243. switch((unsigned long)nandptr) { \
  244. case CFG_NAND0_BASE: \
  245. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
  246. break; \
  247. case CFG_NAND1_BASE: \
  248. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
  249. break; \
  250. } \
  251. } while(0)
  252. #if 0
  253. #define SECTORSIZE 512
  254. #define NAND_NO_RB
  255. #define ADDR_COLUMN 1
  256. #define ADDR_PAGE 2
  257. #define ADDR_COLUMN_PAGE 3
  258. #define NAND_ChipID_UNKNOWN 0x00
  259. #define NAND_MAX_FLOORS 1
  260. #ifdef NAND_NO_RB
  261. /* constant delay (see also tR in the datasheet) */
  262. #define NAND_WAIT_READY(nand) do { \
  263. udelay(12); \
  264. } while (0)
  265. #else
  266. /* use the R/B pin */
  267. /* TBD */
  268. #endif
  269. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  270. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
  271. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  272. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  273. #endif
  274. /*-----------------------------------------------------------------------
  275. * PCI stuff
  276. *-----------------------------------------------------------------------
  277. */
  278. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  279. #define PCI_HOST_FORCE 1 /* configure as pci host */
  280. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  281. #define CONFIG_PCI /* include pci support */
  282. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  283. #undef CONFIG_PCI_PNP /* do pci plug-and-play */
  284. /* resource configuration */
  285. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  286. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
  287. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
  288. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  289. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  290. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  291. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  292. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  293. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  294. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  295. /*-----------------------------------------------------------------------
  296. * Start addresses for the final memory configuration
  297. * (Set up by the startup code)
  298. * Please note that CFG_SDRAM_BASE _must_ start at 0
  299. */
  300. #define CFG_SDRAM_BASE 0x00000000
  301. /* Reserve 256 kB for Monitor */
  302. /*
  303. #define CFG_FLASH_BASE 0xFFFC0000
  304. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  305. #define CFG_MONITOR_LEN (256 * 1024)
  306. */
  307. /* Reserve 320 kB for Monitor */
  308. #define CFG_FLASH_BASE 0xFFFB0000
  309. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  310. #define CFG_MONITOR_LEN (320 * 1024)
  311. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  312. /*
  313. * For booting Linux, the board info and command line data
  314. * have to be in the first 8 MB of memory, since this is
  315. * the maximum mapped by the Linux kernel during initialization.
  316. */
  317. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  318. /*-----------------------------------------------------------------------
  319. * FLASH organization
  320. */
  321. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  322. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  323. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  324. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  325. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  326. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  327. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  328. /*
  329. * The following defines are added for buggy IOP480 byte interface.
  330. * All other boards should use the standard values (CPCI405 etc.)
  331. */
  332. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  333. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  334. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  335. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  336. /*-----------------------------------------------------------------------
  337. * Environment Variable setup
  338. */
  339. #ifdef ENVIRONMENT_IN_EEPROM
  340. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  341. #define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  342. #define CFG_ENV_SIZE 0x700 /* 2048-256 bytes may be used for env vars (total size of a CAT24WC16 is 2048 bytes)*/
  343. #else /* DEFAULT: environment in flash, using redundand flash sectors */
  344. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  345. #define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
  346. #define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
  347. #define CFG_ENV_ADDR_REDUND 0xFFFFA000
  348. #define CFG_ENV_SIZE_REDUND 0x2000
  349. #endif /* ENVIRONMENT_IN_EEPROM */
  350. #define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  351. #define CFG_NVRAM_SIZE 242 /* NVRAM size */
  352. /*-----------------------------------------------------------------------
  353. * I2C EEPROM (CAT24WC16) for environment
  354. */
  355. #define CONFIG_HARD_I2C /* I2c with hardware support */
  356. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  357. #define CFG_I2C_SLAVE 0x7F
  358. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  359. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  360. /* mask of address bits that overflow into the "EEPROM chip address" */
  361. /*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
  362. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  363. /* 16 byte page write mode using*/
  364. /* last 4 bits of the address */
  365. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  366. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  367. /*-----------------------------------------------------------------------
  368. * Cache Configuration
  369. */
  370. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
  371. /* have only 8kB, 16kB is save here */
  372. #define CFG_CACHELINE_SIZE 32 /* ... */
  373. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  374. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  375. #endif
  376. /*
  377. * Init Memory Controller:
  378. *
  379. * BR0/1 and OR0/1 (FLASH)
  380. */
  381. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  382. /*-----------------------------------------------------------------------
  383. * External Bus Controller (EBC) Setup
  384. */
  385. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  386. #define CFG_EBC_PB0AP 0x92015480
  387. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  388. /* Memory Bank 1 (External SRAM) initialization */
  389. /* Since this must replace NOR Flash, we use the same settings for CS0 */
  390. #define CFG_EBC_PB1AP 0x92015480
  391. #define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
  392. /* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
  393. #define CFG_EBC_PB2AP 0x92015480
  394. #define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
  395. /* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
  396. #define CFG_EBC_PB3AP 0x92015480
  397. #define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
  398. #ifdef CONFIG_PPCHAMELEON_SMI712
  399. /*
  400. * Video console (graphic: SMI LynxEM)
  401. */
  402. #define CONFIG_VIDEO
  403. #define CONFIG_CFB_CONSOLE
  404. #define CONFIG_VIDEO_SMI_LYNXEM
  405. #define CONFIG_VIDEO_LOGO
  406. /*#define CONFIG_VIDEO_BMP_LOGO*/
  407. #define CONFIG_CONSOLE_EXTRA_INFO
  408. #define CONFIG_VGA_AS_SINGLE_DEVICE
  409. /* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
  410. #define CFG_ISA_IO 0xE8000000
  411. /* see also drivers/videomodes.c */
  412. #define CFG_DEFAULT_VIDEO_MODE 0x303
  413. #endif
  414. /*-----------------------------------------------------------------------
  415. * FPGA stuff
  416. */
  417. /* FPGA internal regs */
  418. #define CFG_FPGA_MODE 0x00
  419. #define CFG_FPGA_STATUS 0x02
  420. #define CFG_FPGA_TS 0x04
  421. #define CFG_FPGA_TS_LOW 0x06
  422. #define CFG_FPGA_TS_CAP0 0x10
  423. #define CFG_FPGA_TS_CAP0_LOW 0x12
  424. #define CFG_FPGA_TS_CAP1 0x14
  425. #define CFG_FPGA_TS_CAP1_LOW 0x16
  426. #define CFG_FPGA_TS_CAP2 0x18
  427. #define CFG_FPGA_TS_CAP2_LOW 0x1a
  428. #define CFG_FPGA_TS_CAP3 0x1c
  429. #define CFG_FPGA_TS_CAP3_LOW 0x1e
  430. /* FPGA Mode Reg */
  431. #define CFG_FPGA_MODE_CF_RESET 0x0001
  432. #define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
  433. #define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
  434. #define CFG_FPGA_MODE_TS_CLEAR 0x2000
  435. /* FPGA Status Reg */
  436. #define CFG_FPGA_STATUS_DIP0 0x0001
  437. #define CFG_FPGA_STATUS_DIP1 0x0002
  438. #define CFG_FPGA_STATUS_DIP2 0x0004
  439. #define CFG_FPGA_STATUS_FLASH 0x0008
  440. #define CFG_FPGA_STATUS_TS_IRQ 0x1000
  441. #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  442. #define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
  443. /* FPGA program pin configuration */
  444. #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  445. #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  446. #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  447. #define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
  448. #define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
  449. /*-----------------------------------------------------------------------
  450. * Definitions for initial stack pointer and data area (in data cache)
  451. */
  452. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  453. #define CFG_TEMP_STACK_OCM 1
  454. /* On Chip Memory location */
  455. #define CFG_OCM_DATA_ADDR 0xF8000000
  456. #define CFG_OCM_DATA_SIZE 0x1000
  457. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  458. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  459. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  460. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  461. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  462. /*-----------------------------------------------------------------------
  463. * Definitions for GPIO setup (PPC405EP specific)
  464. *
  465. * GPIO0[0] - External Bus Controller BLAST output
  466. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  467. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  468. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  469. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  470. * GPIO0[24-27] - UART0 control signal inputs/outputs
  471. * GPIO0[28-29] - UART1 data signal input/output
  472. * GPIO0[30] - EMAC0 input
  473. * GPIO0[31] - EMAC1 reject packet as output
  474. */
  475. #define CFG_GPIO0_OSRH 0x40000550
  476. #define CFG_GPIO0_OSRL 0x00000110
  477. #define CFG_GPIO0_ISR1H 0x00000000
  478. /*#define CFG_GPIO0_ISR1L 0x15555445*/
  479. #define CFG_GPIO0_ISR1L 0x15555444
  480. #define CFG_GPIO0_TSRH 0x00000000
  481. #define CFG_GPIO0_TSRL 0x00000000
  482. #define CFG_GPIO0_TCR 0xF7FF8014
  483. /*
  484. * Internal Definitions
  485. *
  486. * Boot Flags
  487. */
  488. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  489. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  490. #define CONFIG_NO_SERIAL_EEPROM
  491. /*--------------------------------------------------------------------*/
  492. #ifdef CONFIG_NO_SERIAL_EEPROM
  493. /*
  494. !-----------------------------------------------------------------------
  495. ! Defines for entry options.
  496. ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
  497. ! are plugged in the board will be utilized as non-ECC DIMMs.
  498. !-----------------------------------------------------------------------
  499. */
  500. #undef AUTO_MEMORY_CONFIG
  501. #define DIMM_READ_ADDR 0xAB
  502. #define DIMM_WRITE_ADDR 0xAA
  503. #define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
  504. #define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
  505. #define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
  506. #define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
  507. #define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
  508. #define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
  509. #define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
  510. #define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
  511. #define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
  512. #define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
  513. /* Defines for CPC0_PLLMR1 Register fields */
  514. #define PLL_ACTIVE 0x80000000
  515. #define CPC0_PLLMR1_SSCS 0x80000000
  516. #define PLL_RESET 0x40000000
  517. #define CPC0_PLLMR1_PLLR 0x40000000
  518. /* Feedback multiplier */
  519. #define PLL_FBKDIV 0x00F00000
  520. #define CPC0_PLLMR1_FBDV 0x00F00000
  521. #define PLL_FBKDIV_16 0x00000000
  522. #define PLL_FBKDIV_1 0x00100000
  523. #define PLL_FBKDIV_2 0x00200000
  524. #define PLL_FBKDIV_3 0x00300000
  525. #define PLL_FBKDIV_4 0x00400000
  526. #define PLL_FBKDIV_5 0x00500000
  527. #define PLL_FBKDIV_6 0x00600000
  528. #define PLL_FBKDIV_7 0x00700000
  529. #define PLL_FBKDIV_8 0x00800000
  530. #define PLL_FBKDIV_9 0x00900000
  531. #define PLL_FBKDIV_10 0x00A00000
  532. #define PLL_FBKDIV_11 0x00B00000
  533. #define PLL_FBKDIV_12 0x00C00000
  534. #define PLL_FBKDIV_13 0x00D00000
  535. #define PLL_FBKDIV_14 0x00E00000
  536. #define PLL_FBKDIV_15 0x00F00000
  537. /* Forward A divisor */
  538. #define PLL_FWDDIVA 0x00070000
  539. #define CPC0_PLLMR1_FWDVA 0x00070000
  540. #define PLL_FWDDIVA_8 0x00000000
  541. #define PLL_FWDDIVA_7 0x00010000
  542. #define PLL_FWDDIVA_6 0x00020000
  543. #define PLL_FWDDIVA_5 0x00030000
  544. #define PLL_FWDDIVA_4 0x00040000
  545. #define PLL_FWDDIVA_3 0x00050000
  546. #define PLL_FWDDIVA_2 0x00060000
  547. #define PLL_FWDDIVA_1 0x00070000
  548. /* Forward B divisor */
  549. #define PLL_FWDDIVB 0x00007000
  550. #define CPC0_PLLMR1_FWDVB 0x00007000
  551. #define PLL_FWDDIVB_8 0x00000000
  552. #define PLL_FWDDIVB_7 0x00001000
  553. #define PLL_FWDDIVB_6 0x00002000
  554. #define PLL_FWDDIVB_5 0x00003000
  555. #define PLL_FWDDIVB_4 0x00004000
  556. #define PLL_FWDDIVB_3 0x00005000
  557. #define PLL_FWDDIVB_2 0x00006000
  558. #define PLL_FWDDIVB_1 0x00007000
  559. /* PLL tune bits */
  560. #define PLL_TUNE_MASK 0x000003FF
  561. #define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
  562. #define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
  563. #define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
  564. #define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
  565. #define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
  566. #define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
  567. #define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
  568. /* Defines for CPC0_PLLMR0 Register fields */
  569. /* CPU divisor */
  570. #define PLL_CPUDIV 0x00300000
  571. #define CPC0_PLLMR0_CCDV 0x00300000
  572. #define PLL_CPUDIV_1 0x00000000
  573. #define PLL_CPUDIV_2 0x00100000
  574. #define PLL_CPUDIV_3 0x00200000
  575. #define PLL_CPUDIV_4 0x00300000
  576. /* PLB divisor */
  577. #define PLL_PLBDIV 0x00030000
  578. #define CPC0_PLLMR0_CBDV 0x00030000
  579. #define PLL_PLBDIV_1 0x00000000
  580. #define PLL_PLBDIV_2 0x00010000
  581. #define PLL_PLBDIV_3 0x00020000
  582. #define PLL_PLBDIV_4 0x00030000
  583. /* OPB divisor */
  584. #define PLL_OPBDIV 0x00003000
  585. #define CPC0_PLLMR0_OPDV 0x00003000
  586. #define PLL_OPBDIV_1 0x00000000
  587. #define PLL_OPBDIV_2 0x00001000
  588. #define PLL_OPBDIV_3 0x00002000
  589. #define PLL_OPBDIV_4 0x00003000
  590. /* EBC divisor */
  591. #define PLL_EXTBUSDIV 0x00000300
  592. #define CPC0_PLLMR0_EPDV 0x00000300
  593. #define PLL_EXTBUSDIV_2 0x00000000
  594. #define PLL_EXTBUSDIV_3 0x00000100
  595. #define PLL_EXTBUSDIV_4 0x00000200
  596. #define PLL_EXTBUSDIV_5 0x00000300
  597. /* MAL divisor */
  598. #define PLL_MALDIV 0x00000030
  599. #define CPC0_PLLMR0_MPDV 0x00000030
  600. #define PLL_MALDIV_1 0x00000000
  601. #define PLL_MALDIV_2 0x00000010
  602. #define PLL_MALDIV_3 0x00000020
  603. #define PLL_MALDIV_4 0x00000030
  604. /* PCI divisor */
  605. #define PLL_PCIDIV 0x00000003
  606. #define CPC0_PLLMR0_PPFD 0x00000003
  607. #define PLL_PCIDIV_1 0x00000000
  608. #define PLL_PCIDIV_2 0x00000001
  609. #define PLL_PCIDIV_3 0x00000002
  610. #define PLL_PCIDIV_4 0x00000003
  611. #ifdef CONFIG_PPCHAMELEON_CLK_25
  612. /* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
  613. #define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  614. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  615. PLL_MALDIV_1 | PLL_PCIDIV_4)
  616. #define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
  617. PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
  618. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  619. #define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  620. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  621. PLL_MALDIV_1 | PLL_PCIDIV_4)
  622. #define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
  623. PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
  624. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  625. #define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  626. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  627. PLL_MALDIV_1 | PLL_PCIDIV_4)
  628. #define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
  629. PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
  630. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  631. #define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  632. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  633. PLL_MALDIV_1 | PLL_PCIDIV_2)
  634. #define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
  635. PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
  636. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  637. #elif (defined (CONFIG_PPCHAMELEON_CLK_33))
  638. /* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
  639. #define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  640. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  641. PLL_MALDIV_1 | PLL_PCIDIV_4)
  642. #define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
  643. PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
  644. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  645. #define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  646. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  647. PLL_MALDIV_1 | PLL_PCIDIV_4)
  648. #define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
  649. PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
  650. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  651. #define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  652. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  653. PLL_MALDIV_1 | PLL_PCIDIV_4)
  654. #define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
  655. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  656. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  657. #define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  658. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  659. PLL_MALDIV_1 | PLL_PCIDIV_2)
  660. #define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
  661. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  662. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  663. #else
  664. #error "* External frequency (SysClk) not defined! *"
  665. #endif
  666. #if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
  667. /* Model HI */
  668. #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
  669. #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
  670. #define CFG_OPB_FREQ 55555555
  671. /* Model ME */
  672. #elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
  673. #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
  674. #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
  675. #define CFG_OPB_FREQ 66666666
  676. #else
  677. /* Model BA (default) */
  678. #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
  679. #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
  680. #define CFG_OPB_FREQ 66666666
  681. #endif
  682. #endif /* CONFIG_NO_SERIAL_EEPROM */
  683. #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
  684. #define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
  685. /*
  686. * JFFS2 partitions
  687. */
  688. /* No command line, one static partition */
  689. #undef CONFIG_JFFS2_CMDLINE
  690. #define CONFIG_JFFS2_DEV "nand0"
  691. #define CONFIG_JFFS2_PART_SIZE 0x00400000
  692. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  693. /* mtdparts command line support */
  694. /*
  695. #define CONFIG_JFFS2_CMDLINE
  696. #define MTDIDS_DEFAULT "nor0=PPChameleon-0,nand0=ppchameleonevb-nand"
  697. */
  698. /* 256 kB U-boot image */
  699. /*
  700. #define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
  701. "1792k(user),256k(u-boot);" \
  702. "ppchameleonevb-nand:-(nand)"
  703. */
  704. /* 320 kB U-boot image */
  705. /*
  706. #define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
  707. "1728k(user),320k(u-boot);" \
  708. "ppchameleonevb-nand:-(nand)"
  709. */
  710. #endif /* __CONFIG_H */