PM828.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef CFG_RAMBOOT
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  34. #define CONFIG_PM828 1 /* ...on a PM828 module */
  35. #define CONFIG_CPM2 1 /* Has a CPM2 */
  36. #undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
  37. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  38. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  39. #undef CONFIG_BOOTARGS
  40. #define CONFIG_BOOTCOMMAND \
  41. "bootp;" \
  42. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  43. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  44. "bootm"
  45. /* enable I2C and select the hardware/software driver */
  46. #undef CONFIG_HARD_I2C
  47. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  48. # define CFG_I2C_SPEED 50000
  49. # define CFG_I2C_SLAVE 0xFE
  50. /*
  51. * Software (bit-bang) I2C driver configuration
  52. */
  53. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  54. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  55. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  56. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  57. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  58. else iop->pdat &= ~0x00010000
  59. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  60. else iop->pdat &= ~0x00020000
  61. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  62. #define CONFIG_RTC_PCF8563
  63. #define CFG_I2C_RTC_ADDR 0x51
  64. /*
  65. * select serial console configuration
  66. *
  67. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  68. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  69. * for SCC).
  70. *
  71. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  72. * defined elsewhere (for example, on the cogent platform, there are serial
  73. * ports on the motherboard which are used for the serial console - see
  74. * cogent/cma101/serial.[ch]).
  75. */
  76. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  77. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  78. #undef CONFIG_CONS_NONE /* define if console on something else*/
  79. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  80. /*
  81. * select ethernet configuration
  82. *
  83. * if CONFIG_ETHER_ON_SCC is selected, then
  84. * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
  85. * - CONFIG_NET_MULTI must not be defined
  86. *
  87. * if CONFIG_ETHER_ON_FCC is selected, then
  88. * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
  89. * - CONFIG_NET_MULTI must be defined
  90. *
  91. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  92. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  93. * from CONFIG_COMMANDS to remove support for networking.
  94. */
  95. #define CONFIG_NET_MULTI
  96. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  97. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  98. #define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
  99. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  100. /*
  101. * - Rx-CLK is CLK11
  102. * - Tx-CLK is CLK10
  103. */
  104. #define CONFIG_ETHER_ON_FCC1
  105. # define CFG_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
  106. #ifndef CONFIG_DB_CR826_J30x_ON
  107. # define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
  108. #else
  109. # define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
  110. #endif
  111. /*
  112. * - Rx-CLK is CLK15
  113. * - Tx-CLK is CLK14
  114. */
  115. #define CONFIG_ETHER_ON_FCC2
  116. # define CFG_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  117. # define CFG_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  118. /*
  119. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  120. * - Enable Full Duplex in FSMR
  121. */
  122. # define CFG_CPMFCR_RAMTYPE 0
  123. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  124. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  125. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  126. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  127. #define CONFIG_BAUDRATE 230400
  128. #else
  129. #define CONFIG_BAUDRATE 9600
  130. #endif
  131. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  132. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  133. #undef CONFIG_WATCHDOG /* watchdog disabled */
  134. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
  135. #ifdef CONFIG_PCI
  136. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  137. CFG_CMD_BEDBUG | \
  138. CFG_CMD_DATE | \
  139. CFG_CMD_DHCP | \
  140. CFG_CMD_DOC | \
  141. CFG_CMD_EEPROM | \
  142. CFG_CMD_I2C | \
  143. CFG_CMD_NFS | \
  144. CFG_CMD_PCI | \
  145. CFG_CMD_SNTP )
  146. #else /* ! PCI */
  147. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  148. CFG_CMD_BEDBUG | \
  149. CFG_CMD_DATE | \
  150. CFG_CMD_DHCP | \
  151. CFG_CMD_DOC | \
  152. CFG_CMD_EEPROM | \
  153. CFG_CMD_I2C | \
  154. CFG_CMD_NFS | \
  155. CFG_CMD_SNTP )
  156. #endif /* CONFIG_PCI */
  157. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  158. #include <cmd_confdefs.h>
  159. /*
  160. * Disk-On-Chip configuration
  161. */
  162. #define CFG_NAND_LEGACY
  163. #define CFG_DOC_SHORT_TIMEOUT
  164. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  165. #define CFG_DOC_SUPPORT_2000
  166. #define CFG_DOC_SUPPORT_MILLENNIUM
  167. /*
  168. * Miscellaneous configurable options
  169. */
  170. #define CFG_LONGHELP /* undef to save memory */
  171. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  172. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  173. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  174. #else
  175. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  176. #endif
  177. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  178. #define CFG_MAXARGS 16 /* max number of command args */
  179. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  180. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  181. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  182. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  183. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  184. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  185. #define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  186. /*
  187. * For booting Linux, the board info and command line data
  188. * have to be in the first 8 MB of memory, since this is
  189. * the maximum mapped by the Linux kernel during initialization.
  190. */
  191. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  192. /*-----------------------------------------------------------------------
  193. * Flash and Boot ROM mapping
  194. */
  195. #define CFG_BOOTROM_BASE 0xFF800000
  196. #define CFG_BOOTROM_SIZE 0x00080000
  197. #define CFG_FLASH0_BASE 0x40000000
  198. #define CFG_FLASH0_SIZE 0x02000000
  199. #define CFG_DOC_BASE 0xFF800000
  200. #define CFG_DOC_SIZE 0x00100000
  201. /* Flash bank size (for preliminary settings)
  202. */
  203. #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
  204. /*-----------------------------------------------------------------------
  205. * FLASH organization
  206. */
  207. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  208. #define CFG_MAX_FLASH_SECT 135 /* max num of sects on one chip */
  209. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  210. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  211. #if 0
  212. /* Start port with environment in flash; switch to EEPROM later */
  213. #define CFG_ENV_IS_IN_FLASH 1
  214. #define CFG_ENV_ADDR (CFG_FLASH_BASE+0x40000)
  215. #define CFG_ENV_SIZE 0x40000
  216. #define CFG_ENV_SECT_SIZE 0x40000
  217. #else
  218. /* Final version: environment in EEPROM */
  219. #define CFG_ENV_IS_IN_EEPROM 1
  220. #define CFG_I2C_EEPROM_ADDR 0x58
  221. #define CFG_I2C_EEPROM_ADDR_LEN 1
  222. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  223. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  224. #define CFG_ENV_OFFSET 512
  225. #define CFG_ENV_SIZE (2048 - 512)
  226. #endif
  227. /*-----------------------------------------------------------------------
  228. * Hard Reset Configuration Words
  229. *
  230. * if you change bits in the HRCW, you must also change the CFG_*
  231. * defines for the various registers affected by the HRCW e.g. changing
  232. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  233. */
  234. #if defined(CONFIG_BOOT_ROM)
  235. #define CFG_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
  236. #else
  237. #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
  238. #endif
  239. /* no slaves so just fill with zeros */
  240. #define CFG_HRCW_SLAVE1 0
  241. #define CFG_HRCW_SLAVE2 0
  242. #define CFG_HRCW_SLAVE3 0
  243. #define CFG_HRCW_SLAVE4 0
  244. #define CFG_HRCW_SLAVE5 0
  245. #define CFG_HRCW_SLAVE6 0
  246. #define CFG_HRCW_SLAVE7 0
  247. /*-----------------------------------------------------------------------
  248. * Internal Memory Mapped Register
  249. */
  250. #define CFG_IMMR 0xF0000000
  251. /*-----------------------------------------------------------------------
  252. * Definitions for initial stack pointer and data area (in DPRAM)
  253. */
  254. #define CFG_INIT_RAM_ADDR CFG_IMMR
  255. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  256. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  257. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  258. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  259. /*-----------------------------------------------------------------------
  260. * Start addresses for the final memory configuration
  261. * (Set up by the startup code)
  262. * Please note that CFG_SDRAM_BASE _must_ start at 0
  263. *
  264. * 60x SDRAM is mapped at CFG_SDRAM_BASE, local SDRAM
  265. * is mapped at SDRAM_BASE2_PRELIM.
  266. */
  267. #define CFG_SDRAM_BASE 0x00000000
  268. #define CFG_FLASH_BASE CFG_FLASH0_BASE
  269. #define CFG_MONITOR_BASE TEXT_BASE
  270. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  271. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  272. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  273. # define CFG_RAMBOOT
  274. #endif
  275. #ifdef CONFIG_PCI
  276. #define CONFIG_PCI_PNP
  277. #define CONFIG_EEPRO100
  278. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  279. #endif
  280. /*
  281. * Internal Definitions
  282. *
  283. * Boot Flags
  284. */
  285. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  286. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  287. /*-----------------------------------------------------------------------
  288. * Cache Configuration
  289. */
  290. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  291. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  292. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  293. #endif
  294. /*-----------------------------------------------------------------------
  295. * HIDx - Hardware Implementation-dependent Registers 2-11
  296. *-----------------------------------------------------------------------
  297. * HID0 also contains cache control - initially enable both caches and
  298. * invalidate contents, then the final state leaves only the instruction
  299. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  300. * but Soft reset does not.
  301. *
  302. * HID1 has only read-only information - nothing to set.
  303. */
  304. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  305. HID0_IFEM|HID0_ABE)
  306. #define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
  307. #define CFG_HID2 0
  308. /*-----------------------------------------------------------------------
  309. * RMR - Reset Mode Register 5-5
  310. *-----------------------------------------------------------------------
  311. * turn on Checkstop Reset Enable
  312. */
  313. #define CFG_RMR RMR_CSRE
  314. /*-----------------------------------------------------------------------
  315. * BCR - Bus Configuration 4-25
  316. *-----------------------------------------------------------------------
  317. */
  318. #define BCR_APD01 0x10000000
  319. #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
  320. /*-----------------------------------------------------------------------
  321. * SIUMCR - SIU Module Configuration 4-31
  322. *-----------------------------------------------------------------------
  323. */
  324. #if 0
  325. #define CFG_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
  326. #else
  327. #define CFG_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
  328. #endif
  329. /*-----------------------------------------------------------------------
  330. * SYPCR - System Protection Control 4-35
  331. * SYPCR can only be written once after reset!
  332. *-----------------------------------------------------------------------
  333. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  334. */
  335. #if defined(CONFIG_WATCHDOG)
  336. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  337. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  338. #else
  339. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  340. SYPCR_SWRI|SYPCR_SWP)
  341. #endif /* CONFIG_WATCHDOG */
  342. /*-----------------------------------------------------------------------
  343. * TMCNTSC - Time Counter Status and Control 4-40
  344. *-----------------------------------------------------------------------
  345. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  346. * and enable Time Counter
  347. */
  348. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  349. /*-----------------------------------------------------------------------
  350. * PISCR - Periodic Interrupt Status and Control 4-42
  351. *-----------------------------------------------------------------------
  352. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  353. * Periodic timer
  354. */
  355. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  356. /*-----------------------------------------------------------------------
  357. * SCCR - System Clock Control 9-8
  358. *-----------------------------------------------------------------------
  359. */
  360. #define CFG_SCCR (SCCR_DFBRG00)
  361. /*-----------------------------------------------------------------------
  362. * RCCR - RISC Controller Configuration 13-7
  363. *-----------------------------------------------------------------------
  364. */
  365. #define CFG_RCCR 0
  366. /*
  367. * Init Memory Controller:
  368. *
  369. * Bank Bus Machine PortSz Device
  370. * ---- --- ------- ------ ------
  371. * 0 60x GPCM 64 bit FLASH
  372. * 1 60x SDRAM 64 bit SDRAM
  373. *
  374. */
  375. /* Initialize SDRAM on local bus
  376. */
  377. #define CFG_INIT_LOCAL_SDRAM
  378. /* Minimum mask to separate preliminary
  379. * address ranges for CS[0:2]
  380. */
  381. #define CFG_MIN_AM_MASK 0xC0000000
  382. /*
  383. * we use the same values for 32 MB and 128 MB SDRAM
  384. * refresh rate = 7.68 uS (100 MHz Bus Clock)
  385. */
  386. #define CFG_MPTPR 0x2000
  387. #define CFG_PSRT 0x16
  388. #define CFG_MRS_OFFS 0x00000000
  389. #if defined(CONFIG_BOOT_ROM)
  390. /*
  391. * Bank 0 - Boot ROM (8 bit wide)
  392. */
  393. #define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
  394. BRx_PS_8 |\
  395. BRx_MS_GPCM_P |\
  396. BRx_V)
  397. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
  398. ORxG_CSNT |\
  399. ORxG_ACS_DIV1 |\
  400. ORxG_SCY_5_CLK |\
  401. ORxG_EHTR |\
  402. ORxG_TRLX)
  403. /*
  404. * Bank 1 - Flash (64 bit wide)
  405. */
  406. #define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  407. BRx_PS_64 |\
  408. BRx_MS_GPCM_P |\
  409. BRx_V)
  410. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  411. ORxG_CSNT |\
  412. ORxG_ACS_DIV1 |\
  413. ORxG_SCY_5_CLK |\
  414. ORxG_EHTR |\
  415. ORxG_TRLX)
  416. #else /* ! CONFIG_BOOT_ROM */
  417. /*
  418. * Bank 0 - Flash (64 bit wide)
  419. */
  420. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  421. BRx_PS_64 |\
  422. BRx_MS_GPCM_P |\
  423. BRx_V)
  424. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  425. ORxG_CSNT |\
  426. ORxG_ACS_DIV1 |\
  427. ORxG_SCY_5_CLK |\
  428. ORxG_EHTR |\
  429. ORxG_TRLX)
  430. /*
  431. * Bank 1 - Disk-On-Chip
  432. */
  433. #define CFG_BR1_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
  434. BRx_PS_8 |\
  435. BRx_MS_GPCM_P |\
  436. BRx_V)
  437. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
  438. ORxG_CSNT |\
  439. ORxG_ACS_DIV1 |\
  440. ORxG_SCY_5_CLK |\
  441. ORxG_EHTR |\
  442. ORxG_TRLX)
  443. #endif /* CONFIG_BOOT_ROM */
  444. /* Bank 2 - SDRAM
  445. */
  446. #ifndef CFG_RAMBOOT
  447. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  448. BRx_PS_64 |\
  449. BRx_MS_SDRAM_P |\
  450. BRx_V)
  451. /* SDRAM initialization values for 8-column chips
  452. */
  453. #define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
  454. ORxS_BPD_4 |\
  455. ORxS_ROWST_PBI0_A9 |\
  456. ORxS_NUMR_12)
  457. #define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
  458. PSDMR_BSMA_A14_A16 |\
  459. PSDMR_SDA10_PBI0_A10 |\
  460. PSDMR_RFRC_7_CLK |\
  461. PSDMR_PRETOACT_2W |\
  462. PSDMR_ACTTORW_2W |\
  463. PSDMR_LDOTOPRE_1C |\
  464. PSDMR_WRC_1C |\
  465. PSDMR_CL_2)
  466. /* SDRAM initialization values for 9-column chips
  467. */
  468. #define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
  469. ORxS_BPD_4 |\
  470. ORxS_ROWST_PBI0_A7 |\
  471. ORxS_NUMR_13)
  472. #define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
  473. PSDMR_BSMA_A13_A15 |\
  474. PSDMR_SDA10_PBI0_A9 |\
  475. PSDMR_RFRC_7_CLK |\
  476. PSDMR_PRETOACT_2W |\
  477. PSDMR_ACTTORW_2W |\
  478. PSDMR_LDOTOPRE_1C |\
  479. PSDMR_WRC_1C |\
  480. PSDMR_CL_2)
  481. #define CFG_OR2_PRELIM CFG_OR2_9COL
  482. #define CFG_PSDMR CFG_PSDMR_9COL
  483. #endif /* CFG_RAMBOOT */
  484. #endif /* __CONFIG_H */