MPC8260ADS.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * (C) Copyright 2003-2004 Arabella Software Ltd.
  11. * Yuli Barcohen <yuli@arabellasw.com>
  12. * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
  13. * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
  14. * Ported to MPC8272ADS board.
  15. *
  16. * Copyright (c) 2005 MontaVista Software, Inc.
  17. * Vitaly Bordug <vbordug@ru.mvista.com>
  18. * Added support for PCI bridge on MPC8272ADS
  19. *
  20. * See file CREDITS for list of people who contributed to this
  21. * project.
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License as
  25. * published by the Free Software Foundation; either version 2 of
  26. * the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  36. * MA 02111-1307 USA
  37. */
  38. #ifndef __CONFIG_H
  39. #define __CONFIG_H
  40. /*
  41. * High Level Configuration Options
  42. * (easy to change)
  43. */
  44. #define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
  45. #define CONFIG_CPM2 1 /* Has a CPM2 */
  46. /*
  47. * Figure out if we are booting low via flash HRCW or high via the BCSR.
  48. */
  49. #if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
  50. # define CFG_LOWBOOT 1
  51. #endif
  52. /* ADS flavours */
  53. #define CFG_8260ADS 1 /* MPC8260ADS */
  54. #define CFG_8266ADS 2 /* MPC8266ADS */
  55. #define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
  56. #define CFG_8272ADS 4 /* MPC8272ADS */
  57. #ifndef CONFIG_ADSTYPE
  58. #define CONFIG_ADSTYPE CFG_8260ADS
  59. #endif /* CONFIG_ADSTYPE */
  60. #if CONFIG_ADSTYPE == CFG_8272ADS
  61. #define CONFIG_MPC8272 1
  62. #else
  63. #define CONFIG_MPC8260 1
  64. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  65. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  66. /* allow serial and ethaddr to be overwritten */
  67. #define CONFIG_ENV_OVERWRITE
  68. /*
  69. * select serial console configuration
  70. *
  71. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  72. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  73. * for SCC).
  74. *
  75. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  76. * defined elsewhere (for example, on the cogent platform, there are serial
  77. * ports on the motherboard which are used for the serial console - see
  78. * cogent/cma101/serial.[ch]).
  79. */
  80. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  81. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  82. #undef CONFIG_CONS_NONE /* define if console on something else */
  83. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  84. /*
  85. * select ethernet configuration
  86. *
  87. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  88. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  89. * for FCC)
  90. *
  91. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  92. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  93. * from CONFIG_COMMANDS to remove support for networking.
  94. */
  95. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  96. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  97. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  98. #ifdef CONFIG_ETHER_ON_FCC
  99. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  100. #if CONFIG_ETHER_INDEX == 1
  101. # define CFG_PHY_ADDR 0
  102. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
  103. # define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  104. #elif CONFIG_ETHER_INDEX == 2
  105. #if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
  106. # define CFG_PHY_ADDR 3
  107. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
  108. #else /* RxCLK is CLK13, TxCLK is CLK14 */
  109. # define CFG_PHY_ADDR 0
  110. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  111. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  112. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  113. #endif /* CONFIG_ETHER_INDEX */
  114. #define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
  115. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
  116. #define CONFIG_MII /* MII PHY management */
  117. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  118. /*
  119. * GPIO pins used for bit-banged MII communications
  120. */
  121. #define MDIO_PORT 2 /* Port C */
  122. #if CONFIG_ADSTYPE == CFG_8272ADS
  123. #define CFG_MDIO_PIN 0x00002000 /* PC18 */
  124. #define CFG_MDC_PIN 0x00001000 /* PC19 */
  125. #else
  126. #define CFG_MDIO_PIN 0x00400000 /* PC9 */
  127. #define CFG_MDC_PIN 0x00200000 /* PC10 */
  128. #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
  129. #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
  130. #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
  131. #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
  132. #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
  133. else iop->pdat &= ~CFG_MDIO_PIN
  134. #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
  135. else iop->pdat &= ~CFG_MDC_PIN
  136. #define MIIDELAY udelay(1)
  137. #endif /* CONFIG_ETHER_ON_FCC */
  138. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  139. #undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
  140. #else
  141. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  142. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  143. #define CFG_I2C_SLAVE 0x7F
  144. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  145. #define CONFIG_SPD_ADDR 0x50
  146. #endif
  147. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  148. /*PCI*/
  149. #ifdef CONFIG_MPC8272
  150. #define CONFIG_PCI
  151. #define CONFIG_PCI_PNP
  152. #define CONFIG_PCI_BOOTDELAY 0
  153. #define CONFIG_PCI_SCAN_SHOW
  154. #endif
  155. #ifndef CONFIG_SDRAM_PBI
  156. #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
  157. #endif
  158. #ifndef CONFIG_8260_CLKIN
  159. #if CONFIG_ADSTYPE >= CFG_PQ2FADS
  160. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  161. #else
  162. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  163. #endif
  164. #endif
  165. #define CONFIG_BAUDRATE 115200
  166. #define CFG_EXCLUDE CFG_CMD_BEDBUG | \
  167. CFG_CMD_BMP | \
  168. CFG_CMD_BSP | \
  169. CFG_CMD_DATE | \
  170. CFG_CMD_DISPLAY | \
  171. CFG_CMD_DOC | \
  172. CFG_CMD_DTT | \
  173. CFG_CMD_EEPROM | \
  174. CFG_CMD_ELF | \
  175. CFG_CMD_EXT2 | \
  176. CFG_CMD_FAT | \
  177. CFG_CMD_FDC | \
  178. CFG_CMD_FDOS | \
  179. CFG_CMD_HWFLOW | \
  180. CFG_CMD_IDE | \
  181. CFG_CMD_KGDB | \
  182. CFG_CMD_MMC | \
  183. CFG_CMD_NAND | \
  184. CFG_CMD_PCMCIA | \
  185. CFG_CMD_REISER | \
  186. CFG_CMD_SCSI | \
  187. CFG_CMD_SPI | \
  188. CFG_CMD_SNTP | \
  189. CFG_CMD_UNIVERSE | \
  190. CFG_CMD_USB | \
  191. CFG_CMD_VFD | \
  192. CFG_CMD_XIMG
  193. #if CONFIG_ADSTYPE == CFG_8272ADS
  194. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  195. CFG_CMD_SDRAM | \
  196. CFG_CMD_I2C | \
  197. CFG_EXCLUDE ) )
  198. #elif CONFIG_ADSTYPE >= CFG_PQ2FADS
  199. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  200. CFG_CMD_SDRAM | \
  201. CFG_CMD_I2C | \
  202. CFG_CMD_PCI | \
  203. CFG_EXCLUDE ) )
  204. #else
  205. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  206. CMD_CFG_PCI | \
  207. CFG_EXCLUDE ) )
  208. #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
  209. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  210. #include <cmd_confdefs.h>
  211. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  212. #define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
  213. #define CONFIG_BOOTARGS "root=/dev/mtdblock2"
  214. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  215. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  216. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  217. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  218. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  219. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  220. #endif
  221. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  222. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  223. /*
  224. * Miscellaneous configurable options
  225. */
  226. #define CFG_HUSH_PARSER
  227. #define CFG_PROMPT_HUSH_PS2 "> "
  228. #define CFG_LONGHELP /* undef to save memory */
  229. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  230. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  231. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  232. #else
  233. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  234. #endif
  235. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  236. #define CFG_MAXARGS 16 /* max number of command args */
  237. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  238. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  239. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  240. #define CFG_LOAD_ADDR 0x400000 /* default load address */
  241. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  242. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  243. #define CFG_FLASH_BASE 0xff800000
  244. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  245. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  246. #define CFG_FLASH_SIZE 8
  247. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  248. #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  249. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  250. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  251. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  252. /*
  253. * JFFS2 partitions
  254. *
  255. * Note: fake mtd_id used, no linux mtd map file
  256. */
  257. #define MTDIDS_DEFAULT "nor0=mpc8260ads-0"
  258. #define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)"
  259. #define CFG_JFFS2_SORT_FRAGMENTS
  260. /* this is stuff came out of the Motorola docs */
  261. #ifndef CFG_LOWBOOT
  262. #define CFG_DEFAULT_IMMR 0x0F010000
  263. #endif
  264. #define CFG_IMMR 0xF0000000
  265. #define CFG_BCSR 0xF4500000
  266. #if CONFIG_ADSTYPE == CFG_8272ADS
  267. #define CFG_PCI_INT 0xF8200000
  268. #endif
  269. #define CFG_SDRAM_BASE 0x00000000
  270. #define CFG_LSDRAM_BASE 0xFD000000
  271. #define RS232EN_1 0x02000002
  272. #define RS232EN_2 0x01000001
  273. #define FETHIEN1 0x08000008
  274. #define FETH1_RST 0x04000004
  275. #define FETHIEN2 0x10000000
  276. #define FETH2_RST 0x08000000
  277. #define BCSR_PCI_MODE 0x01000000
  278. #define CFG_INIT_RAM_ADDR CFG_IMMR
  279. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  280. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  281. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  282. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  283. #ifdef CFG_LOWBOOT
  284. /* PQ2FADS flash HRCW = 0x0EB4B645 */
  285. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  286. ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
  287. ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
  288. ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
  289. )
  290. #else
  291. /* PQ2FADS BCSR HRCW = 0x0CB23645 */
  292. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  293. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  294. ( HRCW_BMS | HRCW_APPC10 ) |\
  295. ( HRCW_MODCK_H0101 ) \
  296. )
  297. #endif
  298. /* no slaves */
  299. #define CFG_HRCW_SLAVE1 0
  300. #define CFG_HRCW_SLAVE2 0
  301. #define CFG_HRCW_SLAVE3 0
  302. #define CFG_HRCW_SLAVE4 0
  303. #define CFG_HRCW_SLAVE5 0
  304. #define CFG_HRCW_SLAVE6 0
  305. #define CFG_HRCW_SLAVE7 0
  306. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  307. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  308. #define CFG_MONITOR_BASE TEXT_BASE
  309. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  310. # define CFG_RAMBOOT
  311. #endif
  312. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  313. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  314. #ifdef CONFIG_BZIP2
  315. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  316. #else
  317. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  318. #endif /* CONFIG_BZIP2 */
  319. #ifndef CFG_RAMBOOT
  320. # define CFG_ENV_IS_IN_FLASH 1
  321. # define CFG_ENV_SECT_SIZE 0x40000
  322. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
  323. #else
  324. # define CFG_ENV_IS_IN_NVRAM 1
  325. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  326. # define CFG_ENV_SIZE 0x200
  327. #endif /* CFG_RAMBOOT */
  328. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  329. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  330. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  331. #endif
  332. #define CFG_HID0_INIT 0
  333. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  334. #define CFG_HID2 0
  335. #define CFG_SYPCR 0xFFFFFFC3
  336. #define CFG_BCR 0x100C0000
  337. #define CFG_SIUMCR 0x0A200000
  338. #define CFG_SCCR SCCR_DFBRG01
  339. #define CFG_BR0_PRELIM CFG_FLASH_BASE | 0x00001801
  340. #define CFG_OR0_PRELIM 0xFF800876
  341. #define CFG_BR1_PRELIM CFG_BCSR | 0x00001801
  342. #define CFG_OR1_PRELIM 0xFFFF8010
  343. /*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/
  344. #if CONFIG_ADSTYPE == CFG_8272ADS
  345. #define CFG_BR3_PRELIM (CFG_PCI_INT | 0x1801) /* PCI interrupt controller */
  346. #define CFG_OR3_PRELIM 0xFFFF8010
  347. #endif
  348. #define CFG_RMR RMR_CSRE
  349. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  350. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  351. #define CFG_RCCR 0
  352. #if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
  353. #undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
  354. #endif /* CONFIG_ADSTYPE == CFG_8266ADS */
  355. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  356. #define CFG_OR2 0xFE002EC0
  357. #define CFG_PSDMR 0x824B36A3
  358. #define CFG_PSRT 0x13
  359. #define CFG_LSDMR 0x828737A3
  360. #define CFG_LSRT 0x13
  361. #define CFG_MPTPR 0x2800
  362. #elif CONFIG_ADSTYPE == CFG_8272ADS
  363. #define CFG_OR2 0xFC002CC0
  364. #define CFG_PSDMR 0x834E24A3
  365. #define CFG_PSRT 0x13
  366. #define CFG_MPTPR 0x2800
  367. #else
  368. #define CFG_OR2 0xFF000CA0
  369. #define CFG_PSDMR 0x016EB452
  370. #define CFG_PSRT 0x21
  371. #define CFG_LSDMR 0x0086A522
  372. #define CFG_LSRT 0x21
  373. #define CFG_MPTPR 0x1900
  374. #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
  375. #define CFG_RESET_ADDRESS 0x04400000
  376. #if CONFIG_ADSTYPE == CFG_8272ADS
  377. /* PCI Memory map (if different from default map */
  378. #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE /* Local base */
  379. #define CFG_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
  380. #define CFG_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
  381. PICMR_PREFETCH_EN)
  382. /*
  383. * These are the windows that allow the CPU to access PCI address space.
  384. * All three PCI master windows, which allow the CPU to access PCI
  385. * prefetch, non prefetch, and IO space (see below), must all fit within
  386. * these windows.
  387. */
  388. /*
  389. * Master window that allows the CPU to access PCI Memory (prefetch).
  390. * This window will be setup with the second set of Outbound ATU registers
  391. * in the bridge.
  392. */
  393. #define CFG_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
  394. #define CFG_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
  395. #define CFG_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
  396. #define CFG_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
  397. #define CFG_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
  398. /*
  399. * Master window that allows the CPU to access PCI Memory (non-prefetch).
  400. * This window will be setup with the second set of Outbound ATU registers
  401. * in the bridge.
  402. */
  403. #define CFG_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
  404. #define CFG_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
  405. #define CFG_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
  406. #define CFG_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
  407. #define CFG_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
  408. /*
  409. * Master window that allows the CPU to access PCI IO space.
  410. * This window will be setup with the first set of Outbound ATU registers
  411. * in the bridge.
  412. */
  413. #define CFG_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
  414. #define CFG_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
  415. #define CFG_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
  416. #define CFG_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
  417. #define CFG_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
  418. /* PCIBR0 - for PCI IO*/
  419. #define CFG_PCI_MSTR0_LOCAL CFG_PCI_MSTR_IO_LOCAL /* Local base */
  420. #define CFG_PCIMSK0_MASK ~(CFG_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
  421. /* PCIBR1 - prefetch and non-prefetch regions joined together */
  422. #define CFG_PCI_MSTR1_LOCAL CFG_PCI_MSTR_MEM_LOCAL
  423. #define CFG_PCIMSK1_MASK ~(CFG_PCI_MSTR_MEM_SIZE + CFG_PCI_MSTR_MEMIO_SIZE - 1U)
  424. #endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/
  425. #if CONFIG_ADSTYPE == CFG_8272ADS
  426. #define CONFIG_HAS_ETH1
  427. #endif
  428. #endif /* __CONFIG_H */