ICU862.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include <mpc8xx_irq.h>
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC860 1
  34. #define CONFIG_MPC860T 1
  35. #define CONFIG_ICU862 1
  36. #define CONFIG_MPC862 1
  37. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  38. #undef CONFIG_8xx_CONS_SMC2
  39. #undef CONFIG_8xx_CONS_NONE
  40. #define CONFIG_BAUDRATE 9600
  41. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  42. #ifdef CONFIG_100MHz
  43. #define MPC8XX_FACT 24 /* Multiply by 24 */
  44. #define MPC8XX_XIN 4165000 /* 4.165 MHz in */
  45. #define CONFIG_8xx_GCLK_FREQ (MPC8XX_FACT * MPC8XX_XIN)
  46. /* define if cant' use get_gclk_freq */
  47. #else
  48. #if 1 /* for 50MHz version of processor */
  49. #define MPC8XX_FACT 12 /* Multiply by 12 */
  50. #define MPC8XX_XIN 4000000 /* 4 MHz in */
  51. #define CONFIG_8xx_GCLK_FREQ 48000000 /* define if cant use get_gclk_freq */
  52. #else /* for 80MHz version of processor */
  53. #define MPC8XX_FACT 20 /* Multiply by 20 */
  54. #define MPC8XX_XIN 4000000 /* 4 MHz in */
  55. #define CONFIG_8xx_GCLK_FREQ 80000000 /* define if cant use get_gclk_freq */
  56. #endif
  57. #endif
  58. #if 0
  59. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  60. #else
  61. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  62. #endif
  63. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  64. #undef CONFIG_BOOTARGS
  65. #define CONFIG_BOOTCOMMAND \
  66. "bootp;" \
  67. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  68. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  69. "bootm"
  70. #undef CONFIG_WATCHDOG /* watchdog disabled */
  71. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  72. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  73. #undef CONFIG_SCC1_ENET /* disable SCC1 ethernet */
  74. #define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  75. #define CONFIG_MII 1
  76. #if 1
  77. #define CFG_DISCOVER_PHY 1
  78. #else
  79. #undef CFG_DISCOVER_PHY
  80. #endif
  81. #define CONFIG_MAC_PARTITION
  82. #define CONFIG_DOS_PARTITION
  83. /* enable I2C and select the hardware/software driver */
  84. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  85. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  86. # define CFG_I2C_SPEED 50000
  87. # define CFG_I2C_SLAVE 0xFE
  88. # define CFG_I2C_EEPROM_ADDR 0x50
  89. # define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  90. /*
  91. * Software (bit-bang) I2C driver configuration
  92. */
  93. #define PB_SCL 0x00000020 /* PB 26 */
  94. #define PB_SDA 0x00000010 /* PB 27 */
  95. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  96. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  97. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  98. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  99. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  100. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  101. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  102. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  103. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  104. #define CFG_EEPROM_X40430 /* Use a Xicor X40430 EEPROM */
  105. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* 16 bytes page write mode */
  106. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  107. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  108. CFG_CMD_ASKENV | \
  109. CFG_CMD_DATE | \
  110. CFG_CMD_DHCP | \
  111. CFG_CMD_EEPROM | \
  112. CFG_CMD_I2C | \
  113. CFG_CMD_IDE | \
  114. CFG_CMD_NFS | \
  115. CFG_CMD_SNTP )
  116. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  117. #include <cmd_confdefs.h>
  118. /*
  119. * Miscellaneous configurable options
  120. */
  121. #define CFG_LONGHELP /* undef to save memory */
  122. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  123. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  124. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  125. #else
  126. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  127. #endif
  128. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  129. #define CFG_MAXARGS 16 /* max number of command args */
  130. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  131. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  132. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  133. #define CFG_LOAD_ADDR 0x00100000
  134. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  135. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  136. /*
  137. * Low Level Configuration Settings
  138. * (address mappings, register initial values, etc.)
  139. * You should know what you are doing if you make changes here.
  140. */
  141. /*-----------------------------------------------------------------------
  142. * Internal Memory Mapped Register
  143. */
  144. #define CFG_IMMR 0xF0000000
  145. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  146. /*-----------------------------------------------------------------------
  147. * Definitions for initial stack pointer and data area (in DPRAM)
  148. */
  149. #define CFG_INIT_RAM_ADDR CFG_IMMR
  150. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  151. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  152. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  153. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  154. /*-----------------------------------------------------------------------
  155. * Start addresses for the final memory configuration
  156. * (Set up by the startup code)
  157. * Please note that CFG_SDRAM_BASE _must_ start at 0
  158. */
  159. #define CFG_SDRAM_BASE 0x00000000
  160. #define CFG_FLASH_BASE 0x40000000
  161. #define CFG_FLASH_SIZE ((uint)(16 * 1024 * 1024)) /* max 16Mbyte */
  162. #define CFG_RESET_ADDRESS 0xFFF00100
  163. #if 0
  164. #if defined(DEBUG)
  165. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  166. #else
  167. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  168. #endif
  169. #else
  170. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  171. #endif
  172. #define CFG_MONITOR_BASE TEXT_BASE
  173. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  174. /*
  175. * For booting Linux, the board info and command line data
  176. * have to be in the first 8 MB of memory, since this is
  177. * the maximum mapped by the Linux kernel during initialization.
  178. */
  179. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  180. /*-----------------------------------------------------------------------
  181. * FLASH organization
  182. */
  183. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  184. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  185. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  186. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  187. #define CFG_ENV_IS_IN_FLASH 1
  188. #define CFG_ENV_OFFSET 0x00F40000
  189. #define CFG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment sector */
  190. #define CFG_ENV_SIZE 0x4000 /* Used Size of Environment Sector */
  191. /*-----------------------------------------------------------------------
  192. * Cache Configuration
  193. */
  194. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  195. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  196. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  197. #endif
  198. /*-----------------------------------------------------------------------
  199. * SYPCR - System Protection Control 11-9
  200. * SYPCR can only be written once after reset!
  201. *-----------------------------------------------------------------------
  202. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  203. */
  204. #if defined(CONFIG_WATCHDOG)
  205. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  206. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  207. #else
  208. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  209. #endif
  210. /*-----------------------------------------------------------------------
  211. * SIUMCR - SIU Module Configuration 11-6
  212. *-----------------------------------------------------------------------
  213. * PCMCIA config., multi-function pin tri-state
  214. */
  215. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  216. /*-----------------------------------------------------------------------
  217. * TBSCR - Time Base Status and Control 11-26
  218. *-----------------------------------------------------------------------
  219. * Clear Reference Interrupt Status, Timebase freezing enabled
  220. */
  221. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  222. /*-----------------------------------------------------------------------
  223. * PISCR - Periodic Interrupt Status and Control 11-31
  224. *-----------------------------------------------------------------------
  225. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  226. */
  227. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  228. /*-----------------------------------------------------------------------
  229. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  230. *-----------------------------------------------------------------------
  231. * set the PLL, the low-power modes and the reset control (15-29)
  232. */
  233. #define CFG_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
  234. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  235. /*-----------------------------------------------------------------------
  236. * SCCR - System Clock and reset Control Register 15-27
  237. *-----------------------------------------------------------------------
  238. * Set clock output, timebase and RTC source and divider,
  239. * power management and some other internal clocks
  240. */
  241. #ifdef CONFIG_100MHz /* for 100 MHz, external bus is half CPU clock */
  242. #define SCCR_MASK 0
  243. #define CFG_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \
  244. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  245. SCCR_DFLCD000 |SCCR_DFALCD00 | SCCR_EBDF01)
  246. #else /* up to 50 MHz we use a 1:1 clock */
  247. #define SCCR_MASK SCCR_EBDF11
  248. #define CFG_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \
  249. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  250. SCCR_DFLCD000 |SCCR_DFALCD00 )
  251. #endif /* CONFIG_100MHz */
  252. /*-----------------------------------------------------------------------
  253. * RCCR - RISC Controller Configuration Register 19-4
  254. *-----------------------------------------------------------------------
  255. */
  256. /* +0x09C4 => DRQP = 10 (IDMA requests have lowest priority) */
  257. #define CFG_RCCR 0x0020
  258. /*-----------------------------------------------------------------------
  259. * PCMCIA stuff
  260. *-----------------------------------------------------------------------
  261. */
  262. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  263. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  264. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  265. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  266. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  267. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  268. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  269. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  270. /*-----------------------------------------------------------------------
  271. * PCMCIA Power Switch
  272. *
  273. * The ICU862 uses a TPS2205 PC-Card Power-Interface Switch to
  274. * control the voltages on the PCMCIA slot which is connected to Port B
  275. *-----------------------------------------------------------------------
  276. */
  277. /* Output pins */
  278. #define TPS2205_VCC5 0x00008000 /* PB.16: 5V Voltage Control */
  279. #define TPS2205_VCC3 0x00004000 /* PB.17: 3V Voltage Control */
  280. #define TPS2205_VPP_PGM 0x00002000 /* PB.18: PGM Voltage Control */
  281. #define TPS2205_VPP_VCC 0x00001000 /* PB.19: VPP Voltage Control */
  282. #define TPS2205_SHDN 0x00000200 /* PB.22: Shutdown */
  283. #define TPS2205_OUTPUTS ( TPS2205_VCC5 | TPS2205_VCC3 | \
  284. TPS2205_VPP_PGM | TPS2205_VPP_VCC | \
  285. TPS2205_SHDN)
  286. /* Input pins */
  287. #define TPS2205_OC 0x00000100 /* PB.23: Over-Current */
  288. #define TPS2205_INPUTS ( TPS2205_OC )
  289. /*-----------------------------------------------------------------------
  290. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  291. *-----------------------------------------------------------------------
  292. */
  293. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  294. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  295. #undef CONFIG_IDE_LED /* LED for ide not supported */
  296. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  297. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  298. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  299. #define CFG_ATA_IDE0_OFFSET 0x0000
  300. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  301. /* Offset for data I/O */
  302. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  303. /* Offset for normal register accesses */
  304. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  305. /* Offset for alternate registers */
  306. #define CFG_ATA_ALT_OFFSET 0x0100
  307. /*-----------------------------------------------------------------------
  308. *
  309. *-----------------------------------------------------------------------
  310. *
  311. */
  312. #define CFG_DER 0
  313. /* Because of the way the 860 starts up and assigns CS0 the
  314. * entire address space, we have to set the memory controller
  315. * differently. Normally, you write the option register
  316. * first, and then enable the chip select by writing the
  317. * base register. For CS0, you must write the base register
  318. * first, followed by the option register.
  319. */
  320. /*
  321. * Init Memory Controller:
  322. *
  323. * BR0 and OR0 (FLASH)
  324. */
  325. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  326. #define FLASH_BASE1_PRELIM 0x0 /* FLASH bank #1 */
  327. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  328. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  329. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  330. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  331. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  332. #define CFG_OR0_PRELIM 0xFF000954 /* Real values for the board */
  333. #define CFG_BR0_PRELIM 0x40000001 /* Real values for the board */
  334. /*
  335. * BR1 and OR1 (SDRAM)
  336. */
  337. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank */
  338. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  339. #define CFG_OR_TIMING_SDRAM 0x00000800 /* BIH is not set */
  340. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM)
  341. #define CFG_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  342. /*
  343. * Memory Periodic Timer Prescaler
  344. */
  345. /* periodic timer for refresh */
  346. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  347. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  348. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  349. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  350. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  351. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  352. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  353. /*
  354. * MAMR settings for SDRAM
  355. */
  356. /* 8 column SDRAM */
  357. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  358. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  359. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  360. /* 9 column SDRAM */
  361. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  362. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  363. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  364. #define CFG_MAMR 0x13a01114
  365. /*
  366. * Internal Definitions
  367. *
  368. * Boot Flags
  369. */
  370. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  371. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  372. #ifdef CONFIG_MPC860T
  373. /* Interrupt level assignments.
  374. */
  375. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  376. #endif /* CONFIG_MPC860T */
  377. #endif /* __CONFIG_H */