FPS860L.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
  33. #define CONFIG_FPS860L 1 /* ...on a FingerPrint Sensor */
  34. #undef CONFIG_8xx_CONS_SMC1
  35. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  36. #undef CONFIG_8xx_CONS_NONE
  37. #define CONFIG_BAUDRATE 115200
  38. #if 0
  39. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  40. #else
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  42. #endif
  43. #define CONFIG_BOOTCOMMAND "bootm 40040000" /* autoboot command */
  44. #define CONFIG_BOARD_TYPES 1 /* support board types */
  45. #define CONFIG_BOOTARGS "root=/dev/nfs rw " \
  46. "nfsroot=10.0.0.2:/opt/eldk/ppc_8xx " \
  47. "nfsaddrs=10.0.0.99:10.0.0.2"
  48. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  49. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  50. #undef CONFIG_WATCHDOG /* watchdog disabled */
  51. #define CONFIG_BOOTP_MASK CONFIG_BOOTP_ALL
  52. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  53. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  54. CFG_CMD_ASKENV | \
  55. CFG_CMD_DATE | \
  56. CFG_CMD_DHCP | \
  57. CFG_CMD_NFS | \
  58. CFG_CMD_SNTP )
  59. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  60. #include <cmd_confdefs.h>
  61. /*
  62. * Miscellaneous configurable options
  63. */
  64. #define CFG_LONGHELP /* undef to save memory */
  65. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  66. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  67. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  68. #else
  69. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  70. #endif
  71. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  72. #define CFG_MAXARGS 16 /* max number of command args */
  73. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  74. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  75. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  76. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  77. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  78. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  79. /*
  80. * Low Level Configuration Settings
  81. * (address mappings, register initial values, etc.)
  82. * You should know what you are doing if you make changes here.
  83. */
  84. /*-----------------------------------------------------------------------
  85. * Internal Memory Mapped Register
  86. */
  87. #define CFG_IMMR 0xFFF00000
  88. /*-----------------------------------------------------------------------
  89. * Definitions for initial stack pointer and data area (in DPRAM)
  90. */
  91. #define CFG_INIT_RAM_ADDR CFG_IMMR
  92. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  93. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  94. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  95. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  96. /*-----------------------------------------------------------------------
  97. * Start addresses for the final memory configuration
  98. * (Set up by the startup code)
  99. * Please note that CFG_SDRAM_BASE _must_ start at 0
  100. */
  101. #define CFG_SDRAM_BASE 0x00000000
  102. #define CFG_FLASH_BASE 0x40000000
  103. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  104. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  105. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  106. /*
  107. * For booting Linux, the board info and command line data
  108. * have to be in the first 8 MB of memory, since this is
  109. * the maximum mapped by the Linux kernel during initialization.
  110. */
  111. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  112. /*-----------------------------------------------------------------------
  113. * FLASH organization
  114. */
  115. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  116. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  117. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  118. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  119. #define CFG_ENV_IS_IN_FLASH 1
  120. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  121. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  122. /* Address and size of Redundant Environment Sector */
  123. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  124. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  125. /*-----------------------------------------------------------------------
  126. * Hardware Information Block
  127. */
  128. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  129. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  130. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  131. /*-----------------------------------------------------------------------
  132. * Cache Configuration
  133. */
  134. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  135. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  136. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  137. #endif
  138. /*-----------------------------------------------------------------------
  139. * SYPCR - System Protection Control 11-9
  140. * SYPCR can only be written once after reset!
  141. *-----------------------------------------------------------------------
  142. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  143. */
  144. #if defined(CONFIG_WATCHDOG)
  145. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  146. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  147. #else
  148. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  149. #endif
  150. /*-----------------------------------------------------------------------
  151. * SIUMCR - SIU Module Configuration 11-6
  152. *-----------------------------------------------------------------------
  153. * PCMCIA config., multi-function pin tri-state
  154. */
  155. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  156. /*-----------------------------------------------------------------------
  157. * TBSCR - Time Base Status and Control 11-26
  158. *-----------------------------------------------------------------------
  159. * Clear Reference Interrupt Status, Timebase freezing enabled
  160. */
  161. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  162. /*-----------------------------------------------------------------------
  163. * RTCSC - Real-Time Clock Status and Control Register 11-27
  164. *-----------------------------------------------------------------------
  165. */
  166. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  167. /*-----------------------------------------------------------------------
  168. * PISCR - Periodic Interrupt Status and Control 11-31
  169. *-----------------------------------------------------------------------
  170. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  171. */
  172. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  173. /*-----------------------------------------------------------------------
  174. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  175. *-----------------------------------------------------------------------
  176. * Reset PLL lock status sticky bit, timer expired status bit and timer
  177. * interrupt status bit - leave PLL multiplication factor unchanged !
  178. */
  179. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  180. /*-----------------------------------------------------------------------
  181. * SCCR - System Clock and reset Control Register 15-27
  182. *-----------------------------------------------------------------------
  183. * Set clock output, timebase and RTC source and divider,
  184. * power management and some other internal clocks
  185. */
  186. #define SCCR_MASK SCCR_EBDF11
  187. #define CFG_SCCR (SCCR_TBS | \
  188. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  189. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  190. SCCR_DFALCD00)
  191. /*-----------------------------------------------------------------------
  192. * PCMCIA stuff
  193. *-----------------------------------------------------------------------
  194. *
  195. */
  196. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  197. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  198. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  199. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  200. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  201. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  202. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  203. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  204. /*-----------------------------------------------------------------------
  205. *
  206. *-----------------------------------------------------------------------
  207. *
  208. */
  209. #define CFG_DER 0
  210. /*
  211. * Init Memory Controller:
  212. *
  213. * BR0/1 and OR0/1 (FLASH)
  214. */
  215. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  216. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  217. /* used to re-map FLASH both when starting from SRAM or FLASH:
  218. * restrict access enough to keep SRAM working (if any)
  219. * but not too much to meddle with FLASH accesses
  220. */
  221. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  222. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  223. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  224. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  225. OR_SCY_5_CLK | OR_EHTR)
  226. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  227. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  228. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  229. #define CFG_OR1_REMAP CFG_OR0_REMAP
  230. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  231. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  232. /*
  233. * BR2/3 and OR2/3 (SDRAM)
  234. *
  235. */
  236. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  237. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  238. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  239. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  240. #define CFG_OR_TIMING_SDRAM 0x00000A00
  241. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  242. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  243. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  244. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  245. /*
  246. * Memory Periodic Timer Prescaler
  247. */
  248. /* periodic timer for refresh */
  249. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  250. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  251. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  252. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  253. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  254. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  255. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  256. /*
  257. * MAMR settings for SDRAM
  258. */
  259. /* 8 column SDRAM */
  260. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  261. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  262. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  263. /* 9 column SDRAM */
  264. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  265. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  266. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  267. /*
  268. * Internal Definitions
  269. *
  270. * Boot Flags
  271. */
  272. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  273. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  274. #endif /* __CONFIG_H */