start.S 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <version.h>
  27. /*
  28. *************************************************************************
  29. *
  30. * Jump vector table as in table 3.1 in [1]
  31. *
  32. *************************************************************************
  33. */
  34. .globl _start
  35. _start: b reset
  36. ldr pc, _undefined_instruction
  37. ldr pc, _software_interrupt
  38. ldr pc, _prefetch_abort
  39. ldr pc, _data_abort
  40. ldr pc, _not_used
  41. ldr pc, _irq
  42. ldr pc, _fiq
  43. _undefined_instruction: .word undefined_instruction
  44. _software_interrupt: .word software_interrupt
  45. _prefetch_abort: .word prefetch_abort
  46. _data_abort: .word data_abort
  47. _not_used: .word not_used
  48. _irq: .word irq
  49. _fiq: .word fiq
  50. .balignl 16,0xdeadbeef
  51. /*
  52. *************************************************************************
  53. *
  54. * Startup Code (reset vector)
  55. *
  56. * do important init only if we don't start from RAM!
  57. * relocate armboot to ram
  58. * setup stack
  59. * jump to second stage
  60. *
  61. *************************************************************************
  62. */
  63. _TEXT_BASE:
  64. .word TEXT_BASE
  65. .globl _armboot_start
  66. _armboot_start:
  67. .word _start
  68. /*
  69. * These are defined in the board-specific linker script.
  70. */
  71. .globl _bss_start
  72. _bss_start:
  73. .word __bss_start
  74. .globl _bss_end
  75. _bss_end:
  76. .word _end
  77. #ifdef CONFIG_USE_IRQ
  78. /* IRQ stack memory (calculated at run-time) */
  79. .globl IRQ_STACK_START
  80. IRQ_STACK_START:
  81. .word 0x0badc0de
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl FIQ_STACK_START
  84. FIQ_STACK_START:
  85. .word 0x0badc0de
  86. #endif
  87. /*
  88. * the actual reset code
  89. */
  90. reset:
  91. /*
  92. * set the cpu to SVC32 mode
  93. */
  94. mrs r0,cpsr
  95. bic r0,r0,#0x1f
  96. orr r0,r0,#0x13
  97. msr cpsr,r0
  98. /*
  99. * we do sys-critical inits only at reboot,
  100. * not when booting from ram!
  101. */
  102. #ifdef CONFIG_INIT_CRITICAL
  103. bl cpu_init_crit
  104. #endif
  105. relocate: /* relocate U-Boot to RAM */
  106. adr r0, _start /* r0 <- current position of code */
  107. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  108. cmp r0, r1 /* don't reloc during debug */
  109. beq stack_setup
  110. ldr r2, _armboot_start
  111. ldr r3, _bss_start
  112. sub r2, r3, r2 /* r2 <- size of armboot */
  113. add r2, r0, r2 /* r2 <- source end address */
  114. copy_loop:
  115. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  116. stmia r1!, {r3-r10} /* copy to target address [r1] */
  117. cmp r0, r2 /* until source end addreee [r2] */
  118. ble copy_loop
  119. /* Set up the stack */
  120. stack_setup:
  121. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  122. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  123. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  124. #ifdef CONFIG_USE_IRQ
  125. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  126. #endif
  127. sub sp, r0, #12 /* leave 3 words for abort-stack */
  128. clear_bss:
  129. ldr r0, _bss_start /* find start of bss segment */
  130. add r0, r0, #4 /* start at first byte of bss */
  131. ldr r1, _bss_end /* stop here */
  132. mov r2, #0x00000000 /* clear */
  133. clbss_l:str r2, [r0] /* clear loop... */
  134. add r0, r0, #4
  135. cmp r0, r1
  136. bne clbss_l
  137. ldr pc, _start_armboot
  138. _start_armboot: .word start_armboot
  139. /*
  140. *************************************************************************
  141. *
  142. * CPU_init_critical registers
  143. *
  144. * setup important registers
  145. * setup memory timing
  146. *
  147. *************************************************************************
  148. */
  149. /* Interupt-Controller base addresses */
  150. INTMR1: .word 0x80000280 @ 32 bit size
  151. INTMR2: .word 0x80001280 @ 16 bit size
  152. INTMR3: .word 0x80002280 @ 8 bit size
  153. /* SYSCONs */
  154. SYSCON1: .word 0x80000100
  155. SYSCON2: .word 0x80001100
  156. SYSCON3: .word 0x80002200
  157. #define CLKCTL 0x6 /* mask */
  158. #define CLKCTL_18 0x0 /* 18.432 MHz */
  159. #define CLKCTL_36 0x2 /* 36.864 MHz */
  160. #define CLKCTL_49 0x4 /* 49.152 MHz */
  161. #define CLKCTL_73 0x6 /* 73.728 MHz */
  162. cpu_init_crit:
  163. /*
  164. * mask all IRQs by clearing all bits in the INTMRs
  165. */
  166. mov r1, #0x00
  167. ldr r0, INTMR1
  168. str r1, [r0]
  169. ldr r0, INTMR2
  170. str r1, [r0]
  171. ldr r0, INTMR3
  172. str r1, [r0]
  173. /*
  174. * flush v4 I/D caches
  175. */
  176. mov r0, #0
  177. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  178. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  179. /*
  180. * disable MMU stuff and caches
  181. */
  182. mrc p15,0,r0,c1,c0
  183. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  184. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  185. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  186. mcr p15,0,r0,c1,c0
  187. #ifdef CONFIG_ARM7_REVD
  188. /* set clock speed */
  189. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  190. /* !!! not doing DRAM refresh properly! */
  191. ldr r0, SYSCON3
  192. ldr r1, [r0]
  193. bic r1, r1, #CLKCTL
  194. orr r1, r1, #CLKCTL_36
  195. str r1, [r0]
  196. #endif
  197. /*
  198. * before relocating, we have to setup RAM timing
  199. * because memory timing is board-dependent, you will
  200. * find a memsetup.S in your board directory.
  201. */
  202. mov ip, lr
  203. bl memsetup
  204. mov lr, ip
  205. mov pc, lr
  206. /*
  207. *************************************************************************
  208. *
  209. * Interrupt handling
  210. *
  211. *************************************************************************
  212. */
  213. @
  214. @ IRQ stack frame.
  215. @
  216. #define S_FRAME_SIZE 72
  217. #define S_OLD_R0 68
  218. #define S_PSR 64
  219. #define S_PC 60
  220. #define S_LR 56
  221. #define S_SP 52
  222. #define S_IP 48
  223. #define S_FP 44
  224. #define S_R10 40
  225. #define S_R9 36
  226. #define S_R8 32
  227. #define S_R7 28
  228. #define S_R6 24
  229. #define S_R5 20
  230. #define S_R4 16
  231. #define S_R3 12
  232. #define S_R2 8
  233. #define S_R1 4
  234. #define S_R0 0
  235. #define MODE_SVC 0x13
  236. #define I_BIT 0x80
  237. /*
  238. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  239. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  240. */
  241. .macro bad_save_user_regs
  242. sub sp, sp, #S_FRAME_SIZE
  243. stmia sp, {r0 - r12} @ Calling r0-r12
  244. add r8, sp, #S_PC
  245. ldr r2, _armboot_start
  246. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  247. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  248. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  249. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  250. add r5, sp, #S_SP
  251. mov r1, lr
  252. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  253. mov r0, sp
  254. .endm
  255. .macro irq_save_user_regs
  256. sub sp, sp, #S_FRAME_SIZE
  257. stmia sp, {r0 - r12} @ Calling r0-r12
  258. add r8, sp, #S_PC
  259. stmdb r8, {sp, lr}^ @ Calling SP, LR
  260. str lr, [r8, #0] @ Save calling PC
  261. mrs r6, spsr
  262. str r6, [r8, #4] @ Save CPSR
  263. str r0, [r8, #8] @ Save OLD_R0
  264. mov r0, sp
  265. .endm
  266. .macro irq_restore_user_regs
  267. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  268. mov r0, r0
  269. ldr lr, [sp, #S_PC] @ Get PC
  270. add sp, sp, #S_FRAME_SIZE
  271. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  272. .endm
  273. .macro get_bad_stack
  274. ldr r13, _armboot_start @ setup our mode stack
  275. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  276. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  277. str lr, [r13] @ save caller lr / spsr
  278. mrs lr, spsr
  279. str lr, [r13, #4]
  280. mov r13, #MODE_SVC @ prepare SVC-Mode
  281. msr spsr_c, r13
  282. mov lr, pc
  283. movs pc, lr
  284. .endm
  285. .macro get_irq_stack @ setup IRQ stack
  286. ldr sp, IRQ_STACK_START
  287. .endm
  288. .macro get_fiq_stack @ setup FIQ stack
  289. ldr sp, FIQ_STACK_START
  290. .endm
  291. /*
  292. * exception handlers
  293. */
  294. .align 5
  295. undefined_instruction:
  296. get_bad_stack
  297. bad_save_user_regs
  298. bl do_undefined_instruction
  299. .align 5
  300. software_interrupt:
  301. get_bad_stack
  302. bad_save_user_regs
  303. bl do_software_interrupt
  304. .align 5
  305. prefetch_abort:
  306. get_bad_stack
  307. bad_save_user_regs
  308. bl do_prefetch_abort
  309. .align 5
  310. data_abort:
  311. get_bad_stack
  312. bad_save_user_regs
  313. bl do_data_abort
  314. .align 5
  315. not_used:
  316. get_bad_stack
  317. bad_save_user_regs
  318. bl do_not_used
  319. #ifdef CONFIG_USE_IRQ
  320. .align 5
  321. irq:
  322. get_irq_stack
  323. irq_save_user_regs
  324. bl do_irq
  325. irq_restore_user_regs
  326. .align 5
  327. fiq:
  328. get_fiq_stack
  329. /* someone ought to write a more effiction fiq_save_user_regs */
  330. irq_save_user_regs
  331. bl do_fiq
  332. irq_restore_user_regs
  333. #else
  334. .align 5
  335. irq:
  336. get_bad_stack
  337. bad_save_user_regs
  338. bl do_irq
  339. .align 5
  340. fiq:
  341. get_bad_stack
  342. bad_save_user_regs
  343. bl do_fiq
  344. #endif
  345. .align 5
  346. .globl reset_cpu
  347. reset_cpu:
  348. mov ip, #0
  349. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  350. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  351. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  352. bic ip, ip, #0x000f @ ............wcam
  353. bic ip, ip, #0x2100 @ ..v....s........
  354. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  355. mov pc, r0