mpc8572ds.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <netdev.h>
  37. #include "../common/pixis.h"
  38. #include "../common/sgmii_riser.h"
  39. long int fixed_sdram(void);
  40. int checkboard (void)
  41. {
  42. u8 vboot;
  43. u8 *pixis_base = (u8 *)PIXIS_BASE;
  44. puts ("Board: MPC8572DS ");
  45. #ifdef CONFIG_PHYS_64BIT
  46. puts ("(36-bit addrmap) ");
  47. #endif
  48. printf ("Sys ID: 0x%02x, "
  49. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  50. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  51. in_8(pixis_base + PIXIS_PVER));
  52. vboot = in_8(pixis_base + PIXIS_VBOOT);
  53. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  54. case PIXIS_VBOOT_LBMAP_NOR0:
  55. puts ("vBank: 0\n");
  56. break;
  57. case PIXIS_VBOOT_LBMAP_PJET:
  58. puts ("Promjet\n");
  59. break;
  60. case PIXIS_VBOOT_LBMAP_NAND:
  61. puts ("NAND\n");
  62. break;
  63. case PIXIS_VBOOT_LBMAP_NOR1:
  64. puts ("vBank: 1\n");
  65. break;
  66. }
  67. return 0;
  68. }
  69. phys_size_t initdram(int board_type)
  70. {
  71. phys_size_t dram_size = 0;
  72. puts("Initializing....");
  73. #ifdef CONFIG_SPD_EEPROM
  74. dram_size = fsl_ddr_sdram();
  75. #else
  76. dram_size = fixed_sdram();
  77. #endif
  78. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  79. dram_size *= 0x100000;
  80. puts(" DDR: ");
  81. return dram_size;
  82. }
  83. #if !defined(CONFIG_SPD_EEPROM)
  84. /*
  85. * Fixed sdram init -- doesn't use serial presence detect.
  86. */
  87. phys_size_t fixed_sdram (void)
  88. {
  89. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  90. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  91. uint d_init;
  92. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  93. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  94. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  95. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  96. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  97. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  98. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  99. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  100. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  101. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  102. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  103. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  104. #if defined (CONFIG_DDR_ECC)
  105. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  106. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  107. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  108. #endif
  109. asm("sync;isync");
  110. udelay(500);
  111. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  112. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  113. d_init = 1;
  114. debug("DDR - 1st controller: memory initializing\n");
  115. /*
  116. * Poll until memory is initialized.
  117. * 512 Meg at 400 might hit this 200 times or so.
  118. */
  119. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  120. udelay(1000);
  121. }
  122. debug("DDR: memory initialized\n\n");
  123. asm("sync; isync");
  124. udelay(500);
  125. #endif
  126. return 512 * 1024 * 1024;
  127. }
  128. #endif
  129. #ifdef CONFIG_PCIE1
  130. static struct pci_controller pcie1_hose;
  131. #endif
  132. #ifdef CONFIG_PCIE2
  133. static struct pci_controller pcie2_hose;
  134. #endif
  135. #ifdef CONFIG_PCIE3
  136. static struct pci_controller pcie3_hose;
  137. #endif
  138. #ifdef CONFIG_PCI
  139. void pci_init_board(void)
  140. {
  141. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  142. struct fsl_pci_info pci_info[3];
  143. u32 devdisr, pordevsr, io_sel, host_agent, temp32;
  144. int first_free_busno = 0;
  145. int num = 0;
  146. int pcie_ep, pcie_configured;
  147. devdisr = in_be32(&gur->devdisr);
  148. pordevsr = in_be32(&gur->pordevsr);
  149. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  150. host_agent = (in_be32(&gur->porbmsr) & MPC85xx_PORBMSR_HA) >> 16;
  151. debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  152. devdisr, io_sel, host_agent);
  153. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  154. printf (" eTSEC1 is in sgmii mode.\n");
  155. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  156. printf (" eTSEC2 is in sgmii mode.\n");
  157. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  158. printf (" eTSEC3 is in sgmii mode.\n");
  159. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  160. printf (" eTSEC4 is in sgmii mode.\n");
  161. puts("\n");
  162. #ifdef CONFIG_PCIE3
  163. pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_3, host_agent);
  164. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_3, io_sel);
  165. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  166. SET_STD_PCIE_INFO(pci_info[num], 3);
  167. printf (" PCIE3 connected to ULI as %s (base addr %lx)\n",
  168. pcie_ep ? "End Point" : "Root Complex",
  169. pci_info[num].regs);
  170. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  171. &pcie3_hose, first_free_busno);
  172. /*
  173. * Activate ULI1575 legacy chip by performing a fake
  174. * memory access. Needed to make ULI RTC work.
  175. * Device 1d has the first on-board memory BAR.
  176. */
  177. pci_hose_read_config_dword(&pcie3_hose, PCI_BDF(2, 0x1d, 0),
  178. PCI_BASE_ADDRESS_1, &temp32);
  179. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  180. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  181. temp32, 4, 0);
  182. debug(" uli1572 read to %p\n", p);
  183. in_be32(p);
  184. }
  185. } else {
  186. printf (" PCIE3: disabled\n");
  187. }
  188. puts("\n");
  189. #else
  190. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  191. #endif
  192. #ifdef CONFIG_PCIE2
  193. pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_2, host_agent);
  194. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
  195. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  196. SET_STD_PCIE_INFO(pci_info[num], 2);
  197. printf (" PCIE2 connected to Slot 1 as %s (base addr %lx)\n",
  198. pcie_ep ? "End Point" : "Root Complex",
  199. pci_info[num].regs);
  200. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  201. &pcie2_hose, first_free_busno);
  202. } else {
  203. printf (" PCIE2: disabled\n");
  204. }
  205. puts("\n");
  206. #else
  207. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  208. #endif
  209. #ifdef CONFIG_PCIE1
  210. pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_1, host_agent);
  211. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  212. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  213. SET_STD_PCIE_INFO(pci_info[num], 1);
  214. printf (" PCIE1 connected to Slot 2 as %s (base addr %lx)\n",
  215. pcie_ep ? "End Point" : "Root Complex",
  216. pci_info[num].regs);
  217. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  218. &pcie1_hose, first_free_busno);
  219. } else {
  220. printf (" PCIE1: disabled\n");
  221. }
  222. puts("\n");
  223. #else
  224. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  225. #endif
  226. }
  227. #endif
  228. int board_early_init_r(void)
  229. {
  230. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  231. const u8 flash_esel = 2;
  232. /*
  233. * Remap Boot flash + PROMJET region to caching-inhibited
  234. * so that flash can be erased properly.
  235. */
  236. /* Flush d-cache and invalidate i-cache of any FLASH data */
  237. flush_dcache();
  238. invalidate_icache();
  239. /* invalidate existing TLB entry for flash + promjet */
  240. disable_tlb(flash_esel);
  241. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  242. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  243. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  244. return 0;
  245. }
  246. #ifdef CONFIG_GET_CLK_FROM_ICS307
  247. /* decode S[0-2] to Output Divider (OD) */
  248. static unsigned char ics307_S_to_OD[] = {
  249. 10, 2, 8, 4, 5, 7, 3, 6
  250. };
  251. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  252. * the control bytes being programmed into it. */
  253. /* XXX: This function should probably go into a common library */
  254. static unsigned long
  255. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  256. {
  257. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  258. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  259. unsigned long RDW = cw2 & 0x7F;
  260. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  261. unsigned long freq;
  262. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  263. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  264. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  265. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  266. *
  267. * R6:R0 = Reference Divider Word (RDW)
  268. * V8:V0 = VCO Divider Word (VDW)
  269. * S2:S0 = Output Divider Select (OD)
  270. * F1:F0 = Function of CLK2 Output
  271. * TTL = duty cycle
  272. * C1:C0 = internal load capacitance for cyrstal
  273. */
  274. /* Adding 1 to get a "nicely" rounded number, but this needs
  275. * more tweaking to get a "properly" rounded number. */
  276. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  277. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  278. freq);
  279. return freq;
  280. }
  281. unsigned long get_board_sys_clk(ulong dummy)
  282. {
  283. u8 *pixis_base = (u8 *)PIXIS_BASE;
  284. return ics307_clk_freq (
  285. in_8(pixis_base + PIXIS_VSYSCLK0),
  286. in_8(pixis_base + PIXIS_VSYSCLK1),
  287. in_8(pixis_base + PIXIS_VSYSCLK2)
  288. );
  289. }
  290. unsigned long get_board_ddr_clk(ulong dummy)
  291. {
  292. u8 *pixis_base = (u8 *)PIXIS_BASE;
  293. return ics307_clk_freq (
  294. in_8(pixis_base + PIXIS_VDDRCLK0),
  295. in_8(pixis_base + PIXIS_VDDRCLK1),
  296. in_8(pixis_base + PIXIS_VDDRCLK2)
  297. );
  298. }
  299. #else
  300. unsigned long get_board_sys_clk(ulong dummy)
  301. {
  302. u8 i;
  303. ulong val = 0;
  304. u8 *pixis_base = (u8 *)PIXIS_BASE;
  305. i = in_8(pixis_base + PIXIS_SPD);
  306. i &= 0x07;
  307. switch (i) {
  308. case 0:
  309. val = 33333333;
  310. break;
  311. case 1:
  312. val = 40000000;
  313. break;
  314. case 2:
  315. val = 50000000;
  316. break;
  317. case 3:
  318. val = 66666666;
  319. break;
  320. case 4:
  321. val = 83333333;
  322. break;
  323. case 5:
  324. val = 100000000;
  325. break;
  326. case 6:
  327. val = 133333333;
  328. break;
  329. case 7:
  330. val = 166666666;
  331. break;
  332. }
  333. return val;
  334. }
  335. unsigned long get_board_ddr_clk(ulong dummy)
  336. {
  337. u8 i;
  338. ulong val = 0;
  339. u8 *pixis_base = (u8 *)PIXIS_BASE;
  340. i = in_8(pixis_base + PIXIS_SPD);
  341. i &= 0x38;
  342. i >>= 3;
  343. switch (i) {
  344. case 0:
  345. val = 33333333;
  346. break;
  347. case 1:
  348. val = 40000000;
  349. break;
  350. case 2:
  351. val = 50000000;
  352. break;
  353. case 3:
  354. val = 66666666;
  355. break;
  356. case 4:
  357. val = 83333333;
  358. break;
  359. case 5:
  360. val = 100000000;
  361. break;
  362. case 6:
  363. val = 133333333;
  364. break;
  365. case 7:
  366. val = 166666666;
  367. break;
  368. }
  369. return val;
  370. }
  371. #endif
  372. #ifdef CONFIG_TSEC_ENET
  373. int board_eth_init(bd_t *bis)
  374. {
  375. struct tsec_info_struct tsec_info[4];
  376. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  377. int num = 0;
  378. #ifdef CONFIG_TSEC1
  379. SET_STD_TSEC_INFO(tsec_info[num], 1);
  380. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  381. tsec_info[num].flags |= TSEC_SGMII;
  382. num++;
  383. #endif
  384. #ifdef CONFIG_TSEC2
  385. SET_STD_TSEC_INFO(tsec_info[num], 2);
  386. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  387. tsec_info[num].flags |= TSEC_SGMII;
  388. num++;
  389. #endif
  390. #ifdef CONFIG_TSEC3
  391. SET_STD_TSEC_INFO(tsec_info[num], 3);
  392. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  393. tsec_info[num].flags |= TSEC_SGMII;
  394. num++;
  395. #endif
  396. #ifdef CONFIG_TSEC4
  397. SET_STD_TSEC_INFO(tsec_info[num], 4);
  398. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  399. tsec_info[num].flags |= TSEC_SGMII;
  400. num++;
  401. #endif
  402. if (!num) {
  403. printf("No TSECs initialized\n");
  404. return 0;
  405. }
  406. #ifdef CONFIG_FSL_SGMII_RISER
  407. fsl_sgmii_riser_init(tsec_info, num);
  408. #endif
  409. tsec_eth_init(bis, tsec_info, num);
  410. return pci_eth_init(bis);
  411. }
  412. #endif
  413. #if defined(CONFIG_OF_BOARD_SETUP)
  414. void ft_board_setup(void *blob, bd_t *bd)
  415. {
  416. phys_addr_t base;
  417. phys_size_t size;
  418. ft_cpu_setup(blob, bd);
  419. base = getenv_bootm_low();
  420. size = getenv_bootm_size();
  421. fdt_fixup_memory(blob, (u64)base, (u64)size);
  422. #ifdef CONFIG_PCIE3
  423. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  424. #endif
  425. #ifdef CONFIG_PCIE2
  426. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  427. #endif
  428. #ifdef CONFIG_PCIE1
  429. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  430. #endif
  431. #ifdef CONFIG_FSL_SGMII_RISER
  432. fsl_sgmii_riser_fdt_fixup(blob);
  433. #endif
  434. }
  435. #endif
  436. #ifdef CONFIG_MP
  437. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  438. void board_lmb_reserve(struct lmb *lmb)
  439. {
  440. cpu_mp_lmb_reserve(lmb);
  441. }
  442. #endif