tqm8560.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * Copyright 2005 DENX Software Engineering
  3. * Copyright 2004 Freescale Semiconductor.
  4. * (C) Copyright 2002,2003, Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #include <asm/immap_85xx.h>
  31. #include <ioports.h>
  32. #include <spd.h>
  33. #if defined(CONFIG_DDR_ECC)
  34. extern void ddr_enable_ecc (unsigned int dram_size);
  35. #endif
  36. extern long int spd_sdram (void);
  37. void local_bus_init (void);
  38. long int fixed_sdram (void);
  39. /*
  40. * I/O Port configuration table
  41. *
  42. * if conf is 1, then that port pin will be configured at boot time
  43. * according to the five values podr/pdir/ppar/psor/pdat for that entry
  44. */
  45. const iop_conf_t iop_conf_tab[4][32] = {
  46. /* Port A configuration */
  47. { /* conf ppar psor pdir podr pdat */
  48. /* PA31 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 TxENB */
  49. /* PA30 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 TxClav */
  50. /* PA29 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 TxSOC */
  51. /* PA28 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 RxENB */
  52. /* PA27 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 RxSOC */
  53. /* PA26 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 RxClav */
  54. /* PA25 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[0] */
  55. /* PA24 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[1] */
  56. /* PA23 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[2] */
  57. /* PA22 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[3] */
  58. /* PA21 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[4] */
  59. /* PA20 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[5] */
  60. /* PA19 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[6] */
  61. /* PA18 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[7] */
  62. /* PA17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[7] */
  63. /* PA16 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[6] */
  64. /* PA15 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[5] */
  65. /* PA14 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[4] */
  66. /* PA13 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[3] */
  67. /* PA12 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[2] */
  68. /* PA11 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[1] */
  69. /* PA10 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[0] */
  70. /* PA9 */ { 0, 1, 1, 1, 0, 0 }, /* FCC1 L1TXD */
  71. /* PA8 */ { 0, 1, 1, 0, 0, 0 }, /* FCC1 L1RXD */
  72. /* PA7 */ { 0, 0, 0, 1, 0, 0 }, /* PA7 */
  73. /* PA6 */ { 0, 1, 1, 1, 0, 0 }, /* TDM A1 L1RSYNC */
  74. /* PA5 */ { 0, 0, 0, 1, 0, 0 }, /* PA5 */
  75. /* PA4 */ { 0, 0, 0, 1, 0, 0 }, /* PA4 */
  76. /* PA3 */ { 0, 0, 0, 1, 0, 0 }, /* PA3 */
  77. /* PA2 */ { 0, 0, 0, 1, 0, 0 }, /* PA2 */
  78. /* PA1 */ { 0, 0, 0, 0, 0, 0 }, /* FREERUN */
  79. /* PA0 */ { 0, 0, 0, 1, 0, 0 } /* PA0 */
  80. },
  81. /* Port B configuration */
  82. { /* conf ppar psor pdir podr pdat */
  83. /* PB31 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TX_ER */
  84. /* PB30 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_DV */
  85. /* PB29 */ { 0, 1, 1, 1, 0, 0 }, /* FCC2 MII TX_EN */
  86. /* PB28 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_ER */
  87. /* PB27 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII COL */
  88. /* PB26 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII CRS */
  89. /* PB25 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[3] */
  90. /* PB24 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[2] */
  91. /* PB23 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[1] */
  92. /* PB22 */ { 0, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[0] */
  93. /* PB21 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[0] */
  94. /* PB20 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[1] */
  95. /* PB19 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[2] */
  96. /* PB18 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[3] */
  97. /* PB17 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RX_DIV */
  98. /* PB16 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RX_ERR */
  99. /* PB15 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TX_ERR */
  100. /* PB14 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TX_EN */
  101. /* PB13 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:COL */
  102. /* PB12 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:CRS */
  103. /* PB11 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  104. /* PB10 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  105. /* PB9 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  106. /* PB8 */ { 1, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  107. /* PB7 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  108. /* PB6 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  109. /* PB5 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  110. /* PB4 */ { 1, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  111. /* PB3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  112. /* PB2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  113. /* PB1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  114. /* PB0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
  115. },
  116. /* Port C */
  117. { /* conf ppar psor pdir podr pdat */
  118. /* PC31 */ { 0, 0, 0, 1, 0, 0 }, /* PC31 */
  119. /* PC30 */ { 0, 0, 0, 1, 0, 0 }, /* PC30 */
  120. /* PC29 */ { 0, 1, 1, 0, 0, 0 }, /* SCC1 EN *CLSN */
  121. /* PC28 */ { 0, 0, 0, 1, 0, 0 }, /* PC28 */
  122. /* PC27 */ { 0, 0, 0, 1, 0, 0 }, /* UART Clock in */
  123. /* PC26 */ { 0, 0, 0, 1, 0, 0 }, /* PC26 */
  124. /* PC25 */ { 0, 0, 0, 1, 0, 0 }, /* PC25 */
  125. /* PC24 */ { 0, 0, 0, 1, 0, 0 }, /* PC24 */
  126. /* PC23 */ { 0, 1, 0, 1, 0, 0 }, /* ATMTFCLK */
  127. /* PC22 */ { 0, 1, 0, 0, 0, 0 }, /* ATMRFCLK */
  128. /* PC21 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN RXCLK */
  129. /* PC20 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN TXCLK */
  130. /* PC19 */ { 0, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_CLK CLK13 */
  131. /* PC18 */ { 1, 1, 0, 0, 0, 0 }, /* FCC Tx Clock (CLK14) */
  132. /* PC17 */ { 1, 1, 0, 0, 0, 0 }, /* PC17 */
  133. /* PC16 */ { 0, 1, 0, 0, 0, 0 }, /* FCC Tx Clock (CLK16) */
  134. /* PC15 */ { 0, 1, 0, 0, 0, 0 }, /* PC15 */
  135. /* PC14 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN *CD */
  136. /* PC13 */ { 0, 1, 0, 0, 0, 0 }, /* PC13 */
  137. /* PC12 */ { 0, 1, 0, 1, 0, 0 }, /* PC12 */
  138. /* PC11 */ { 0, 0, 0, 1, 0, 0 }, /* LXT971 transmit control */
  139. /* PC10 */ { 0, 0, 0, 1, 0, 0 }, /* FETHMDC */
  140. /* PC9 */ { 0, 0, 0, 0, 0, 0 }, /* FETHMDIO */
  141. /* PC8 */ { 0, 0, 0, 1, 0, 0 }, /* PC8 */
  142. /* PC7 */ { 0, 0, 0, 1, 0, 0 }, /* PC7 */
  143. /* PC6 */ { 0, 0, 0, 1, 0, 0 }, /* PC6 */
  144. /* PC5 */ { 0, 0, 0, 1, 0, 0 }, /* PC5 */
  145. /* PC4 */ { 0, 0, 0, 1, 0, 0 }, /* PC4 */
  146. /* PC3 */ { 0, 0, 0, 1, 0, 0 }, /* PC3 */
  147. /* PC2 */ { 0, 0, 0, 1, 0, 1 }, /* ENET FDE */
  148. /* PC1 */ { 0, 0, 0, 1, 0, 0 }, /* ENET DSQE */
  149. /* PC0 */ { 0, 0, 0, 1, 0, 0 }, /* ENET LBK */
  150. },
  151. /* Port D */
  152. { /* conf ppar psor pdir podr pdat */
  153. /* PD31 */ { 1, 1, 0, 0, 0, 0 }, /* SCC1 EN RxD */
  154. /* PD30 */ { 1, 1, 1, 1, 0, 0 }, /* SCC1 EN TxD */
  155. /* PD29 */ { 1, 1, 0, 1, 0, 0 }, /* SCC1 EN TENA */
  156. /* PD28 */ { 1, 1, 0, 0, 0, 0 }, /* PD28 */
  157. /* PD27 */ { 1, 1, 0, 1, 0, 0 }, /* PD27 */
  158. /* PD26 */ { 1, 1, 0, 1, 0, 0 }, /* PD26 */
  159. /* PD25 */ { 0, 0, 0, 1, 0, 0 }, /* PD25 */
  160. /* PD24 */ { 0, 0, 0, 1, 0, 0 }, /* PD24 */
  161. /* PD23 */ { 0, 0, 0, 1, 0, 0 }, /* PD23 */
  162. /* PD22 */ { 0, 0, 0, 1, 0, 0 }, /* PD22 */
  163. /* PD21 */ { 0, 0, 0, 1, 0, 0 }, /* PD21 */
  164. /* PD20 */ { 0, 0, 0, 1, 0, 0 }, /* PD20 */
  165. /* PD19 */ { 0, 0, 0, 1, 0, 0 }, /* PD19 */
  166. /* PD18 */ { 0, 0, 0, 1, 0, 0 }, /* PD18 */
  167. /* PD17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXPRTY */
  168. /* PD16 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXPRTY */
  169. /* PD15 */ { 0, 1, 1, 0, 1, 0 }, /* I2C SDA */
  170. /* PD14 */ { 0, 0, 0, 1, 0, 0 }, /* LED */
  171. /* PD13 */ { 0, 0, 0, 0, 0, 0 }, /* PD13 */
  172. /* PD12 */ { 0, 0, 0, 0, 0, 0 }, /* PD12 */
  173. /* PD11 */ { 0, 0, 0, 0, 0, 0 }, /* PD11 */
  174. /* PD10 */ { 0, 0, 0, 0, 0, 0 }, /* PD10 */
  175. /* PD9 */ { 0, 1, 0, 1, 0, 0 }, /* SMC1 TXD */
  176. /* PD8 */ { 0, 1, 0, 0, 0, 0 }, /* SMC1 RXD */
  177. /* PD7 */ { 0, 0, 0, 1, 0, 1 }, /* PD7 */
  178. /* PD6 */ { 0, 0, 0, 1, 0, 1 }, /* PD6 */
  179. /* PD5 */ { 0, 0, 0, 1, 0, 1 }, /* PD5 */
  180. /* PD4 */ { 0, 0, 0, 1, 0, 1 }, /* PD4 */
  181. /* PD3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  182. /* PD2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  183. /* PD1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  184. /* PD0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
  185. }
  186. };
  187. int board_early_init_f (void)
  188. {
  189. return 0;
  190. }
  191. int checkboard (void)
  192. {
  193. puts ("Board: TQM8560\n");
  194. #ifdef CONFIG_PCI
  195. printf ("PCI1: 32 bit, %d MHz (compiled)\n",
  196. CONFIG_SYS_CLK_FREQ / 1000000);
  197. #else
  198. printf ("PCI1: disabled\n");
  199. #endif
  200. /*
  201. * Initialize local bus.
  202. */
  203. local_bus_init ();
  204. return 0;
  205. }
  206. long int initdram (int board_type)
  207. {
  208. long dram_size = 0;
  209. extern long spd_sdram (void);
  210. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  211. #if defined(CONFIG_DDR_DLL)
  212. {
  213. volatile ccsr_gur_t *gur = &immap->im_gur;
  214. uint temp_ddrdll = 0;
  215. /*
  216. * Work around to stabilize DDR DLL
  217. */
  218. temp_ddrdll = gur->ddrdllcr;
  219. gur->ddrdllcr = ((temp_ddrdll & 0xff) << 16) | 0x80000000;
  220. asm ("sync;isync;msync");
  221. }
  222. #endif
  223. #if defined(CONFIG_SPD_EEPROM)
  224. dram_size = spd_sdram ();
  225. #else
  226. dram_size = fixed_sdram ();
  227. #endif
  228. #if defined(CONFIG_DDR_ECC)
  229. /*
  230. * Initialize and enable DDR ECC.
  231. */
  232. ddr_enable_ecc (dram_size);
  233. #endif
  234. return dram_size;
  235. }
  236. /*
  237. * Initialize Local Bus
  238. */
  239. void local_bus_init (void)
  240. {
  241. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  242. volatile ccsr_gur_t *gur = &immap->im_gur;
  243. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  244. uint clkdiv;
  245. uint lbc_hz;
  246. sys_info_t sysinfo;
  247. /*
  248. * Errata LBC11.
  249. * Fix Local Bus clock glitch when DLL is enabled.
  250. *
  251. * If localbus freq is < 66Mhz, DLL bypass mode must be used.
  252. * If localbus freq is > 133Mhz, DLL can be safely enabled.
  253. * Between 66 and 133, the DLL is enabled with an override workaround.
  254. */
  255. get_sys_info (&sysinfo);
  256. clkdiv = lbc->lcrr & 0x0f;
  257. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  258. if (lbc_hz < 66) {
  259. lbc->lcrr = CFG_LBC_LCRR | 0x80000000; /* DLL Bypass */
  260. lbc->ltedr = 0xa4c80000; /* DK: !!! */
  261. } else if (lbc_hz >= 133) {
  262. lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
  263. } else {
  264. /*
  265. * On REV1 boards, need to change CLKDIV before enable DLL.
  266. * Default CLKDIV is 8, change it to 4 temporarily.
  267. */
  268. uint pvr = get_pvr ();
  269. uint temp_lbcdll = 0;
  270. if (pvr == PVR_85xx_REV1) {
  271. /* FIXME: Justify the high bit here. */
  272. lbc->lcrr = 0x10000004;
  273. }
  274. lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
  275. udelay (200);
  276. /*
  277. * Sample LBC DLL ctrl reg, upshift it to set the
  278. * override bits.
  279. */
  280. temp_lbcdll = gur->lbcdllcr;
  281. gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
  282. asm ("sync;isync;msync");
  283. }
  284. }
  285. #if defined(CFG_DRAM_TEST)
  286. int testdram (void)
  287. {
  288. uint *pstart = (uint *) CFG_MEMTEST_START;
  289. uint *pend = (uint *) CFG_MEMTEST_END;
  290. uint *p;
  291. printf ("SDRAM test phase 1:\n");
  292. for (p = pstart; p < pend; p++)
  293. *p = 0xaaaaaaaa;
  294. for (p = pstart; p < pend; p++) {
  295. if (*p != 0xaaaaaaaa) {
  296. printf ("SDRAM test fails at: %08x\n", (uint) p);
  297. return 1;
  298. }
  299. }
  300. printf ("SDRAM test phase 2:\n");
  301. for (p = pstart; p < pend; p++)
  302. *p = 0x55555555;
  303. for (p = pstart; p < pend; p++) {
  304. if (*p != 0x55555555) {
  305. printf ("SDRAM test fails at: %08x\n", (uint) p);
  306. return 1;
  307. }
  308. }
  309. printf ("SDRAM test passed.\n");
  310. return 0;
  311. }
  312. #endif
  313. #if !defined(CONFIG_SPD_EEPROM)
  314. /*************************************************************************
  315. * fixed sdram init -- doesn't use serial presence detect.
  316. ************************************************************************/
  317. long int fixed_sdram (void)
  318. {
  319. #ifndef CFG_RAMBOOT
  320. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  321. volatile ccsr_ddr_t *ddr = &immap->im_ddr;
  322. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  323. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  324. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  325. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  326. ddr->sdram_mode = CFG_DDR_MODE;
  327. ddr->sdram_interval = CFG_DDR_INTERVAL;
  328. ddr->err_disable = 0x0000000D;
  329. #if defined (CONFIG_DDR_ECC)
  330. ddr->err_disable = 0x0000000D;
  331. ddr->err_sbe = 0x00ff0000;
  332. #endif
  333. asm ("sync;isync;msync");
  334. udelay (500);
  335. #if defined (CONFIG_DDR_ECC)
  336. /* Enable ECC checking */
  337. ddr->sdram_cfg = (CFG_DDR_CONTROL | 0x20000000);
  338. #else
  339. ddr->sdram_cfg = CFG_DDR_CONTROL;
  340. #endif
  341. asm ("sync; isync; msync");
  342. udelay (500);
  343. #endif
  344. return get_ram_size (0, CFG_SDRAM_SIZE * 1024 * 1024);
  345. }
  346. #endif /* !defined(CONFIG_SPD_EEPROM) */
  347. #if defined(CONFIG_PCI)
  348. /*
  349. * Initialize PCI Devices, report devices found.
  350. */
  351. #ifndef CONFIG_PCI_PNP
  352. static struct pci_config_table pci_mpc85xxads_config_table[] = {
  353. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  354. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  355. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  356. PCI_ENET0_MEMADDR,
  357. PCI_COMMAND_MEMORY |
  358. PCI_COMMAND_MASTER}},
  359. {}
  360. };
  361. #endif
  362. static struct pci_controller hose = {
  363. #ifndef CONFIG_PCI_PNP
  364. config_table:pci_mpc85xxads_config_table,
  365. #endif
  366. };
  367. #endif /* CONFIG_PCI */
  368. void pci_init_board (void)
  369. {
  370. #ifdef CONFIG_PCI
  371. extern void pci_mpc85xx_init (struct pci_controller *hose);
  372. pci_mpc85xx_init (&hose);
  373. #endif /* CONFIG_PCI */
  374. }