pci.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Copyright (C) 2003 Motorola Inc.
  4. * Xianghua Xiao (x.xiao@motorola.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * PCI Configuration space access support for MPC85xx PCI Bridge
  26. */
  27. #include <common.h>
  28. #include <asm/cpm_85xx.h>
  29. #include <pci.h>
  30. #if defined(CONFIG_OF_FLAT_TREE)
  31. #include <ft_build.h>
  32. #endif
  33. #if defined(CONFIG_PCI)
  34. static struct pci_controller *pci_hose;
  35. void
  36. pci_mpc85xx_init(struct pci_controller *board_hose)
  37. {
  38. u16 reg16;
  39. u32 dev;
  40. volatile immap_t *immap = (immap_t *)CFG_CCSRBAR;
  41. volatile ccsr_pcix_t *pcix = &immap->im_pcix;
  42. #ifdef CONFIG_MPC85XX_PCI2
  43. volatile ccsr_pcix_t *pcix2 = &immap->im_pcix2;
  44. #endif
  45. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  46. struct pci_controller * hose;
  47. pci_hose = board_hose;
  48. hose = &pci_hose[0];
  49. hose->first_busno = 0;
  50. hose->last_busno = 0xff;
  51. pci_setup_indirect(hose,
  52. (CFG_IMMR+0x8000),
  53. (CFG_IMMR+0x8004));
  54. /*
  55. * Hose scan.
  56. */
  57. dev = PCI_BDF(hose->first_busno, 0, 0);
  58. pci_hose_read_config_word (hose, dev, PCI_COMMAND, &reg16);
  59. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  60. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  61. /*
  62. * Clear non-reserved bits in status register.
  63. */
  64. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  65. if (!(gur->pordevsr & PORDEVSR_PCI)) {
  66. /* PCI-X init */
  67. if (CONFIG_SYS_CLK_FREQ < 66000000)
  68. printf("PCI-X will only work at 66 MHz\n");
  69. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  70. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  71. pci_hose_write_config_word(hose, dev, PCIX_COMMAND, reg16);
  72. }
  73. pcix->potar1 = (CFG_PCI1_MEM_BASE >> 12) & 0x000fffff;
  74. pcix->potear1 = 0x00000000;
  75. pcix->powbar1 = (CFG_PCI1_MEM_PHYS >> 12) & 0x000fffff;
  76. pcix->powbear1 = 0x00000000;
  77. pcix->powar1 = (POWAR_EN | POWAR_MEM_READ |
  78. POWAR_MEM_WRITE | (__ilog2(CFG_PCI1_MEM_SIZE) - 1));
  79. pcix->potar2 = (CFG_PCI1_IO_BASE >> 12) & 0x000fffff;
  80. pcix->potear2 = 0x00000000;
  81. pcix->powbar2 = (CFG_PCI1_IO_PHYS >> 12) & 0x000fffff;
  82. pcix->powbear2 = 0x00000000;
  83. pcix->powar2 = (POWAR_EN | POWAR_IO_READ |
  84. POWAR_IO_WRITE | (__ilog2(CFG_PCI1_IO_SIZE) - 1));
  85. pcix->pitar1 = 0x00000000;
  86. pcix->piwbar1 = 0x00000000;
  87. pcix->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
  88. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
  89. pcix->powar3 = 0;
  90. pcix->powar4 = 0;
  91. pcix->piwar2 = 0;
  92. pcix->piwar3 = 0;
  93. pci_set_region(hose->regions + 0,
  94. CFG_PCI1_MEM_BASE,
  95. CFG_PCI1_MEM_PHYS,
  96. CFG_PCI1_MEM_SIZE,
  97. PCI_REGION_MEM);
  98. pci_set_region(hose->regions + 1,
  99. CFG_PCI1_IO_BASE,
  100. CFG_PCI1_IO_PHYS,
  101. CFG_PCI1_IO_SIZE,
  102. PCI_REGION_IO);
  103. hose->region_count = 2;
  104. pci_register_hose(hose);
  105. #if defined(CONFIG_MPC8555CDS) || defined(CONFIG_MPC8541CDS)
  106. /*
  107. * This is a SW workaround for an apparent HW problem
  108. * in the PCI controller on the MPC85555/41 CDS boards.
  109. * The first config cycle must be to a valid, known
  110. * device on the PCI bus in order to trick the PCI
  111. * controller state machine into a known valid state.
  112. * Without this, the first config cycle has the chance
  113. * of hanging the controller permanently, just leaving
  114. * it in a semi-working state, or leaving it working.
  115. *
  116. * Pick on the Tundra, Device 17, to get it right.
  117. */
  118. {
  119. u8 header_type;
  120. pci_hose_read_config_byte(hose,
  121. PCI_BDF(0,BRIDGE_ID,0),
  122. PCI_HEADER_TYPE,
  123. &header_type);
  124. }
  125. #endif
  126. hose->last_busno = pci_hose_scan(hose);
  127. #ifdef CONFIG_MPC85XX_PCI2
  128. hose = &pci_hose[1];
  129. hose->first_busno = pci_hose[0].last_busno + 1;
  130. hose->last_busno = 0xff;
  131. pci_setup_indirect(hose,
  132. (CFG_IMMR+0x9000),
  133. (CFG_IMMR+0x9004));
  134. dev = PCI_BDF(hose->first_busno, 0, 0);
  135. pci_hose_read_config_word (hose, dev, PCI_COMMAND, &reg16);
  136. reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  137. pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
  138. /*
  139. * Clear non-reserved bits in status register.
  140. */
  141. pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
  142. pcix2->potar1 = (CFG_PCI2_MEM_BASE >> 12) & 0x000fffff;
  143. pcix2->potear1 = 0x00000000;
  144. pcix2->powbar1 = (CFG_PCI2_MEM_PHYS >> 12) & 0x000fffff;
  145. pcix2->powbear1 = 0x00000000;
  146. pcix2->powar1 = (POWAR_EN | POWAR_MEM_READ |
  147. POWAR_MEM_WRITE | (__ilog2(CFG_PCI2_MEM_SIZE) - 1));
  148. pcix2->potar2 = (CFG_PCI2_IO_BASE >> 12) & 0x000fffff;
  149. pcix2->potear2 = 0x00000000;
  150. pcix2->powbar2 = (CFG_PCI2_IO_PHYS >> 12) & 0x000fffff;
  151. pcix2->powbear2 = 0x00000000;
  152. pcix2->powar2 = (POWAR_EN | POWAR_IO_READ |
  153. POWAR_IO_WRITE | (__ilog2(CFG_PCI2_IO_SIZE) - 1));
  154. pcix2->pitar1 = 0x00000000;
  155. pcix2->piwbar1 = 0x00000000;
  156. pcix2->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
  157. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
  158. pcix2->powar3 = 0;
  159. pcix2->powar4 = 0;
  160. pcix2->piwar2 = 0;
  161. pcix2->piwar3 = 0;
  162. pci_set_region(hose->regions + 0,
  163. CFG_PCI2_MEM_BASE,
  164. CFG_PCI2_MEM_PHYS,
  165. CFG_PCI2_MEM_SIZE,
  166. PCI_REGION_MEM);
  167. pci_set_region(hose->regions + 1,
  168. CFG_PCI2_IO_BASE,
  169. CFG_PCI2_IO_PHYS,
  170. CFG_PCI2_IO_SIZE,
  171. PCI_REGION_IO);
  172. hose->region_count = 2;
  173. /*
  174. * Hose scan.
  175. */
  176. pci_register_hose(hose);
  177. hose->last_busno = pci_hose_scan(hose);
  178. #endif
  179. }
  180. #ifdef CONFIG_OF_FLAT_TREE
  181. void
  182. ft_pci_setup(void *blob, bd_t *bd)
  183. {
  184. u32 *p;
  185. int len;
  186. p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@8000/bus-range", &len);
  187. if (p != NULL) {
  188. p[0] = pci_hose[0].first_busno;
  189. p[1] = pci_hose[0].last_busno;
  190. }
  191. #ifdef CONFIG_MPC85XX_PCI2
  192. p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@9000/bus-range", &len);
  193. if (p != NULL) {
  194. p[0] = pci_hose[1].first_busno;
  195. p[1] = pci_hose[1].last_busno;
  196. }
  197. #endif
  198. }
  199. #endif /* CONFIG_OF_FLAT_TREE */
  200. #endif /* CONFIG_PCI */