mpc8568mds.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * Copyright 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/immap_85xx.h>
  28. #include <spd.h>
  29. #include <i2c.h>
  30. #include <ioports.h>
  31. #include "bcsr.h"
  32. const qe_iop_conf_t qe_iop_conf_tab[] = {
  33. /* GETH1 */
  34. {4, 10, 1, 0, 2}, /* TxD0 */
  35. {4, 9, 1, 0, 2}, /* TxD1 */
  36. {4, 8, 1, 0, 2}, /* TxD2 */
  37. {4, 7, 1, 0, 2}, /* TxD3 */
  38. {4, 23, 1, 0, 2}, /* TxD4 */
  39. {4, 22, 1, 0, 2}, /* TxD5 */
  40. {4, 21, 1, 0, 2}, /* TxD6 */
  41. {4, 20, 1, 0, 2}, /* TxD7 */
  42. {4, 15, 2, 0, 2}, /* RxD0 */
  43. {4, 14, 2, 0, 2}, /* RxD1 */
  44. {4, 13, 2, 0, 2}, /* RxD2 */
  45. {4, 12, 2, 0, 2}, /* RxD3 */
  46. {4, 29, 2, 0, 2}, /* RxD4 */
  47. {4, 28, 2, 0, 2}, /* RxD5 */
  48. {4, 27, 2, 0, 2}, /* RxD6 */
  49. {4, 26, 2, 0, 2}, /* RxD7 */
  50. {4, 11, 1, 0, 2}, /* TX_EN */
  51. {4, 24, 1, 0, 2}, /* TX_ER */
  52. {4, 16, 2, 0, 2}, /* RX_DV */
  53. {4, 30, 2, 0, 2}, /* RX_ER */
  54. {4, 17, 2, 0, 2}, /* RX_CLK */
  55. {4, 19, 1, 0, 2}, /* GTX_CLK */
  56. {1, 31, 2, 0, 3}, /* GTX125 */
  57. /* GETH2 */
  58. {5, 10, 1, 0, 2}, /* TxD0 */
  59. {5, 9, 1, 0, 2}, /* TxD1 */
  60. {5, 8, 1, 0, 2}, /* TxD2 */
  61. {5, 7, 1, 0, 2}, /* TxD3 */
  62. {5, 23, 1, 0, 2}, /* TxD4 */
  63. {5, 22, 1, 0, 2}, /* TxD5 */
  64. {5, 21, 1, 0, 2}, /* TxD6 */
  65. {5, 20, 1, 0, 2}, /* TxD7 */
  66. {5, 15, 2, 0, 2}, /* RxD0 */
  67. {5, 14, 2, 0, 2}, /* RxD1 */
  68. {5, 13, 2, 0, 2}, /* RxD2 */
  69. {5, 12, 2, 0, 2}, /* RxD3 */
  70. {5, 29, 2, 0, 2}, /* RxD4 */
  71. {5, 28, 2, 0, 2}, /* RxD5 */
  72. {5, 27, 2, 0, 3}, /* RxD6 */
  73. {5, 26, 2, 0, 2}, /* RxD7 */
  74. {5, 11, 1, 0, 2}, /* TX_EN */
  75. {5, 24, 1, 0, 2}, /* TX_ER */
  76. {5, 16, 2, 0, 2}, /* RX_DV */
  77. {5, 30, 2, 0, 2}, /* RX_ER */
  78. {5, 17, 2, 0, 2}, /* RX_CLK */
  79. {5, 19, 1, 0, 2}, /* GTX_CLK */
  80. {1, 31, 2, 0, 3}, /* GTX125 */
  81. {4, 6, 3, 0, 2}, /* MDIO */
  82. {4, 5, 1, 0, 2}, /* MDC */
  83. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  84. };
  85. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  86. extern void ddr_enable_ecc(unsigned int dram_size);
  87. #endif
  88. extern long int spd_sdram(void);
  89. void local_bus_init(void);
  90. void sdram_init(void);
  91. int board_early_init_f (void)
  92. {
  93. /*
  94. * Initialize local bus.
  95. */
  96. local_bus_init ();
  97. enable_8568mds_duart();
  98. enable_8568mds_flash_write();
  99. #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
  100. enable_8568mds_qe_mdio();
  101. #endif
  102. #ifdef CFG_I2C2_OFFSET
  103. /* Enable I2C2_SCL and I2C2_SDA */
  104. volatile struct par_io *port_c;
  105. port_c = (struct par_io*)(CFG_IMMR + 0xe0140);
  106. port_c->cpdir2 |= 0x0f000000;
  107. port_c->cppar2 &= ~0x0f000000;
  108. port_c->cppar2 |= 0x0a000000;
  109. #endif
  110. return 0;
  111. }
  112. int checkboard (void)
  113. {
  114. printf ("Board: 8568 MDS\n");
  115. return 0;
  116. }
  117. long int
  118. initdram(int board_type)
  119. {
  120. long dram_size = 0;
  121. puts("Initializing\n");
  122. #if defined(CONFIG_DDR_DLL)
  123. {
  124. /*
  125. * Work around to stabilize DDR DLL MSYNC_IN.
  126. * Errata DDR9 seems to have been fixed.
  127. * This is now the workaround for Errata DDR11:
  128. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  129. */
  130. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  131. gur->ddrdllcr = 0x81000000;
  132. asm("sync;isync;msync");
  133. udelay(200);
  134. }
  135. #endif
  136. dram_size = spd_sdram();
  137. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  138. /*
  139. * Initialize and enable DDR ECC.
  140. */
  141. ddr_enable_ecc(dram_size);
  142. #endif
  143. /*
  144. * SDRAM Initialization
  145. */
  146. sdram_init();
  147. puts(" DDR: ");
  148. return dram_size;
  149. }
  150. /*
  151. * Initialize Local Bus
  152. */
  153. void
  154. local_bus_init(void)
  155. {
  156. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  157. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  158. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  159. uint clkdiv;
  160. uint lbc_hz;
  161. sys_info_t sysinfo;
  162. get_sys_info(&sysinfo);
  163. clkdiv = (lbc->lcrr & 0x0f) * 2;
  164. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  165. gur->lbiuiplldcr1 = 0x00078080;
  166. if (clkdiv == 16) {
  167. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  168. } else if (clkdiv == 8) {
  169. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  170. } else if (clkdiv == 4) {
  171. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  172. }
  173. lbc->lcrr |= 0x00030000;
  174. asm("sync;isync;msync");
  175. }
  176. /*
  177. * Initialize SDRAM memory on the Local Bus.
  178. */
  179. void
  180. sdram_init(void)
  181. {
  182. #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
  183. uint idx;
  184. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  185. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  186. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  187. uint lsdmr_common;
  188. puts(" SDRAM: ");
  189. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  190. /*
  191. * Setup SDRAM Base and Option Registers
  192. */
  193. lbc->or2 = CFG_OR2_PRELIM;
  194. asm("msync");
  195. lbc->br2 = CFG_BR2_PRELIM;
  196. asm("msync");
  197. lbc->lbcr = CFG_LBC_LBCR;
  198. asm("msync");
  199. lbc->lsrt = CFG_LBC_LSRT;
  200. lbc->mrtpr = CFG_LBC_MRTPR;
  201. asm("msync");
  202. /*
  203. * MPC8568 uses "new" 15-16 style addressing.
  204. */
  205. lsdmr_common = CFG_LBC_LSDMR_COMMON;
  206. lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
  207. /*
  208. * Issue PRECHARGE ALL command.
  209. */
  210. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
  211. asm("sync;msync");
  212. *sdram_addr = 0xff;
  213. ppcDcbf((unsigned long) sdram_addr);
  214. udelay(100);
  215. /*
  216. * Issue 8 AUTO REFRESH commands.
  217. */
  218. for (idx = 0; idx < 8; idx++) {
  219. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
  220. asm("sync;msync");
  221. *sdram_addr = 0xff;
  222. ppcDcbf((unsigned long) sdram_addr);
  223. udelay(100);
  224. }
  225. /*
  226. * Issue 8 MODE-set command.
  227. */
  228. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
  229. asm("sync;msync");
  230. *sdram_addr = 0xff;
  231. ppcDcbf((unsigned long) sdram_addr);
  232. udelay(100);
  233. /*
  234. * Issue NORMAL OP command.
  235. */
  236. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
  237. asm("sync;msync");
  238. *sdram_addr = 0xff;
  239. ppcDcbf((unsigned long) sdram_addr);
  240. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  241. #endif /* enable SDRAM init */
  242. }
  243. #if defined(CFG_DRAM_TEST)
  244. int
  245. testdram(void)
  246. {
  247. uint *pstart = (uint *) CFG_MEMTEST_START;
  248. uint *pend = (uint *) CFG_MEMTEST_END;
  249. uint *p;
  250. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  251. CFG_MEMTEST_START,
  252. CFG_MEMTEST_END);
  253. printf("DRAM test phase 1:\n");
  254. for (p = pstart; p < pend; p++)
  255. *p = 0xaaaaaaaa;
  256. for (p = pstart; p < pend; p++) {
  257. if (*p != 0xaaaaaaaa) {
  258. printf ("DRAM test fails at: %08x\n", (uint) p);
  259. return 1;
  260. }
  261. }
  262. printf("DRAM test phase 2:\n");
  263. for (p = pstart; p < pend; p++)
  264. *p = 0x55555555;
  265. for (p = pstart; p < pend; p++) {
  266. if (*p != 0x55555555) {
  267. printf ("DRAM test fails at: %08x\n", (uint) p);
  268. return 1;
  269. }
  270. }
  271. printf("DRAM test passed.\n");
  272. return 0;
  273. }
  274. #endif
  275. #if defined(CONFIG_PCI)
  276. #ifndef CONFIG_PCI_PNP
  277. static struct pci_config_table pci_mpc8568mds_config_table[] = {
  278. {
  279. PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  280. pci_cfgfunc_config_device,
  281. {PCI_ENET0_IOADDR,
  282. PCI_ENET0_MEMADDR,
  283. PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
  284. },
  285. {}
  286. };
  287. #endif
  288. static struct pci_controller hose[] = {
  289. {
  290. #ifndef CONFIG_PCI_PNP
  291. config_table: pci_mpc8568mds_config_table,
  292. #endif
  293. }
  294. };
  295. #endif /* CONFIG_PCI */
  296. /*
  297. * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
  298. */
  299. void
  300. pib_init(void)
  301. {
  302. u8 val8, orig_i2c_bus;
  303. /*
  304. * Assign PIB PMC2/3 to PCI bus
  305. */
  306. /*switch temporarily to I2C bus #2 */
  307. orig_i2c_bus = i2c_get_bus_num();
  308. i2c_set_bus_num(1);
  309. val8 = 0x00;
  310. i2c_write(0x23, 0x6, 1, &val8, 1);
  311. i2c_write(0x23, 0x7, 1, &val8, 1);
  312. val8 = 0xff;
  313. i2c_write(0x23, 0x2, 1, &val8, 1);
  314. i2c_write(0x23, 0x3, 1, &val8, 1);
  315. val8 = 0x00;
  316. i2c_write(0x26, 0x6, 1, &val8, 1);
  317. val8 = 0x34;
  318. i2c_write(0x26, 0x7, 1, &val8, 1);
  319. val8 = 0xf9;
  320. i2c_write(0x26, 0x2, 1, &val8, 1);
  321. val8 = 0xff;
  322. i2c_write(0x26, 0x3, 1, &val8, 1);
  323. val8 = 0x00;
  324. i2c_write(0x27, 0x6, 1, &val8, 1);
  325. i2c_write(0x27, 0x7, 1, &val8, 1);
  326. val8 = 0xff;
  327. i2c_write(0x27, 0x2, 1, &val8, 1);
  328. val8 = 0xef;
  329. i2c_write(0x27, 0x3, 1, &val8, 1);
  330. asm("eieio");
  331. }
  332. void
  333. pci_init_board(void)
  334. {
  335. #ifdef CONFIG_PCI
  336. pib_init();
  337. pci_mpc85xx_init(hose);
  338. #endif
  339. }