barco.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /********************************************************************
  2. *
  3. * Unless otherwise specified, Copyright (C) 2004-2005 Barco Control Rooms
  4. *
  5. * $Source: /home/services/cvs/firmware/ppc/u-boot-1.1.2/include/configs/barco.h,v $
  6. * $Revision: 1.2 $
  7. * $Author: mleeman $
  8. * $Date: 2005/02/21 12:48:58 $
  9. *
  10. * Last ChangeLog Entry
  11. * $Log: barco.h,v $
  12. * Revision 1.2 2005/02/21 12:48:58 mleeman
  13. * update of copyright years (feedback wd)
  14. *
  15. * Revision 1.1 2005/02/14 09:29:25 mleeman
  16. * moved barcohydra.h to barco.h
  17. *
  18. * Revision 1.4 2005/02/09 12:56:23 mleeman
  19. * add generic header to track changes in sources
  20. *
  21. *
  22. *******************************************************************/
  23. /*
  24. * (C) Copyright 2001, 2002
  25. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  26. *
  27. * See file CREDITS for list of people who contributed to this
  28. * project.
  29. *
  30. * This program is free software; you can redistribute it and/or
  31. * modify it under the terms of the GNU General Public License as
  32. * published by the Free Software Foundation; either version 2 of
  33. * the License, or (at your option) any later version.
  34. *
  35. * This program is distributed in the hope that it will be useful,
  36. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  37. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  38. * GNU General Public License for more details.
  39. *
  40. * You should have received a copy of the GNU General Public License
  41. * along with this program; if not, write to the Free Software
  42. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  43. * MA 02111-1307 USA
  44. */
  45. /* ------------------------------------------------------------------------- */
  46. /*
  47. * board/config.h - configuration options, board specific
  48. */
  49. #ifndef __CONFIG_H
  50. #define __CONFIG_H
  51. /*
  52. * High Level Configuration Options
  53. * (easy to change)
  54. */
  55. #define CONFIG_MPC824X 1
  56. #define CONFIG_MPC8245 1
  57. #define CONFIG_BARCOBCD_STREAMING 1
  58. #undef USE_DINK32
  59. #define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
  60. #define CONFIG_BAUDRATE 9600
  61. #define CONFIG_DRAM_SPEED 100 /* MHz */
  62. #define CONFIG_BOOTARGS "mem=32M"
  63. /* Add support for a few extra bootp options like:
  64. * - File size
  65. * - DNS
  66. */
  67. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
  68. CONFIG_BOOTP_BOOTFILESIZE | \
  69. CONFIG_BOOTP_DNS)
  70. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  71. CFG_CMD_ELF | \
  72. CFG_CMD_I2C | \
  73. CFG_CMD_EEPROM | \
  74. CFG_CMD_PCI )
  75. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  76. #include <cmd_confdefs.h>
  77. #define CONFIG_HUSH_PARSER 1 /* use "hush" command parser */
  78. #define CONFIG_BOOTDELAY 1
  79. #define CONFIG_BOOTCOMMAND "boot_default"
  80. /*
  81. * Miscellaneous configurable options
  82. */
  83. #define CFG_LONGHELP 1 /* undef to save memory */
  84. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  85. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  86. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  87. #define CFG_MAXARGS 16 /* max number of command args */
  88. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  89. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  90. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  91. /*-----------------------------------------------------------------------
  92. * PCI stuff
  93. *-----------------------------------------------------------------------
  94. */
  95. #define CONFIG_PCI /* include pci support */
  96. #undef CONFIG_PCI_PNP
  97. #undef CFG_CMD_NET
  98. #define PCI_ENET0_IOADDR 0x80000000
  99. #define PCI_ENET0_MEMADDR 0x80000000
  100. #define PCI_ENET1_IOADDR 0x81000000
  101. #define PCI_ENET1_MEMADDR 0x81000000
  102. /*-----------------------------------------------------------------------
  103. * Start addresses for the final memory configuration
  104. * (Set up by the startup code)
  105. * Please note that CFG_SDRAM_BASE _must_ start at 0
  106. */
  107. #define CFG_SDRAM_BASE 0x00000000
  108. #define CFG_MAX_RAM_SIZE 0x02000000
  109. #define CONFIG_LOGBUFFER
  110. #ifdef CONFIG_LOGBUFFER
  111. #define CFG_STDOUT_ADDR 0x1FFC000
  112. #else
  113. #define CFG_STDOUT_ADDR 0x2B9000
  114. #endif
  115. #define CFG_RESET_ADDRESS 0xFFF00100
  116. #if defined (USE_DINK32)
  117. #define CFG_MONITOR_LEN 0x00030000
  118. #define CFG_MONITOR_BASE 0x00090000
  119. #define CFG_RAMBOOT 1
  120. #define CFG_INIT_RAM_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  121. #define CFG_INIT_RAM_END 0x10000
  122. #define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  123. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  124. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  125. #else
  126. #undef CFG_RAMBOOT
  127. #define CFG_MONITOR_LEN 0x00030000
  128. #define CFG_MONITOR_BASE TEXT_BASE
  129. #define CFG_GBL_DATA_SIZE 128
  130. #define CFG_INIT_RAM_ADDR 0x40000000
  131. #define CFG_INIT_RAM_END 0x1000
  132. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  133. #endif
  134. #define CFG_FLASH_BASE 0xFFF00000
  135. #define CFG_FLASH_SIZE (8 * 1024 * 1024) /* Unity has onboard 1MByte flash */
  136. #define CFG_ENV_IS_IN_FLASH 1
  137. #define CFG_ENV_OFFSET 0x000047A4 /* Offset of Environment Sector */
  138. #define CFG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
  139. /* #define ENV_CRC 0x8BF6F24B XXX - FIXME: gets defined automatically */
  140. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  141. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  142. #define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  143. #define CFG_EUMB_ADDR 0xFDF00000
  144. #define CFG_FLASH_RANGE_BASE 0xFFC00000 /* flash memory address range */
  145. #define CFG_FLASH_RANGE_SIZE 0x00400000
  146. #define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
  147. #define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
  148. /*
  149. * select i2c support configuration
  150. *
  151. * Supported configurations are {none, software, hardware} drivers.
  152. * If the software driver is chosen, there are some additional
  153. * configuration items that the driver uses to drive the port pins.
  154. */
  155. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  156. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  157. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  158. #define CFG_I2C_SLAVE 0x7F
  159. #ifdef CONFIG_SOFT_I2C
  160. #error "Soft I2C is not configured properly. Please review!"
  161. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  162. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  163. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  164. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  165. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  166. else iop->pdat &= ~0x00010000
  167. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  168. else iop->pdat &= ~0x00020000
  169. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  170. #endif /* CONFIG_SOFT_I2C */
  171. #define CFG_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  172. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  173. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  174. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  175. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  176. #define CFG_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
  177. #define CFG_DBUS_SIZE2 1
  178. /*-----------------------------------------------------------------------
  179. * Definitions for initial stack pointer and data area (in DPRAM)
  180. */
  181. /*
  182. * NS16550 Configuration (internal DUART)
  183. */
  184. /*
  185. * Low Level Configuration Settings
  186. * (address mappings, register initial values, etc.)
  187. * You should know what you are doing if you make changes here.
  188. */
  189. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  190. #define CFG_ROMNAL 0x0F /*rom/flash next access time */
  191. #define CFG_ROMFAL 0x1E /*rom/flash access time */
  192. #define CFG_REFINT 0x8F /* no of clock cycles between CBR refresh cycles */
  193. /* the following are for SDRAM only*/
  194. #define CFG_BSTOPRE 0x25C /* Burst To Precharge, sets open page interval */
  195. #define CFG_REFREC 8 /* Refresh to activate interval */
  196. #define CFG_RDLAT 4 /* data latency from read command */
  197. #define CFG_PRETOACT 3 /* Precharge to activate interval */
  198. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  199. #define CFG_ACTORW 2 /* Activate to R/W */
  200. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  201. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  202. #define CFG_REGISTERD_TYPE_BUFFER 1
  203. #define CFG_EXTROM 0
  204. #define CFG_REGDIMM 0
  205. /* memory bank settings*/
  206. /*
  207. * only bits 20-29 are actually used from these vales to set the
  208. * start/end address the upper two bits will be 0, and the lower 20
  209. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  210. * end address
  211. */
  212. #define CFG_BANK0_START 0x00000000
  213. #define CFG_BANK0_END 0x01FFFFFF
  214. #define CFG_BANK0_ENABLE 1
  215. #define CFG_BANK1_START 0x02000000
  216. #define CFG_BANK1_END 0x02ffffff
  217. #define CFG_BANK1_ENABLE 0
  218. #define CFG_BANK2_START 0x03f00000
  219. #define CFG_BANK2_END 0x03ffffff
  220. #define CFG_BANK2_ENABLE 0
  221. #define CFG_BANK3_START 0x04000000
  222. #define CFG_BANK3_END 0x04ffffff
  223. #define CFG_BANK3_ENABLE 0
  224. #define CFG_BANK4_START 0x05000000
  225. #define CFG_BANK4_END 0x05FFFFFF
  226. #define CFG_BANK4_ENABLE 0
  227. #define CFG_BANK5_START 0x06000000
  228. #define CFG_BANK5_END 0x06FFFFFF
  229. #define CFG_BANK5_ENABLE 0
  230. #define CFG_BANK6_START 0x07000000
  231. #define CFG_BANK6_END 0x07FFFFFF
  232. #define CFG_BANK6_ENABLE 0
  233. #define CFG_BANK7_START 0x08000000
  234. #define CFG_BANK7_END 0x08FFFFFF
  235. #define CFG_BANK7_ENABLE 0
  236. /*
  237. * Memory bank enable bitmask, specifying which of the banks defined above
  238. are actually present. MSB is for bank #7, LSB is for bank #0.
  239. */
  240. #define CFG_BANK_ENABLE 0x01
  241. #define CFG_ODCR 0xff /* configures line driver impedances, */
  242. /* see 8240 book for bit definitions */
  243. #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
  244. /* currently accessed page in memory */
  245. /* see 8240 book for details */
  246. /* SDRAM 0 - 256MB */
  247. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  248. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  249. /* stack in DCACHE @ 1GB (no backing mem) */
  250. #if defined(USE_DINK32)
  251. #define CFG_IBAT1L (0x40000000 | BATL_PP_00 )
  252. #define CFG_IBAT1U (0x40000000 | BATU_BL_128K )
  253. #else
  254. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  255. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  256. #endif
  257. /* PCI memory */
  258. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  259. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  260. /* Flash, config addrs, etc */
  261. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  262. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  263. #define CFG_DBAT0L CFG_IBAT0L
  264. #define CFG_DBAT0U CFG_IBAT0U
  265. #define CFG_DBAT1L CFG_IBAT1L
  266. #define CFG_DBAT1U CFG_IBAT1U
  267. #define CFG_DBAT2L CFG_IBAT2L
  268. #define CFG_DBAT2U CFG_IBAT2U
  269. #define CFG_DBAT3L CFG_IBAT3L
  270. #define CFG_DBAT3U CFG_IBAT3U
  271. /*
  272. * For booting Linux, the board info and command line data
  273. * have to be in the first 8 MB of memory, since this is
  274. * the maximum mapped by the Linux kernel during initialization.
  275. */
  276. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  277. /*-----------------------------------------------------------------------
  278. * FLASH organization
  279. */
  280. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  281. #define CFG_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
  282. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  283. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  284. #define CFG_FLASH_CHECKSUM
  285. /*-----------------------------------------------------------------------
  286. * Cache Configuration
  287. */
  288. #define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  289. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  290. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  291. #endif
  292. /*
  293. * Internal Definitions
  294. *
  295. * Boot Flags
  296. */
  297. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  298. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  299. /* values according to the manual */
  300. #define CONFIG_DRAM_50MHZ 1
  301. #define CONFIG_SDRAM_50MHZ
  302. #define CONFIG_DISK_SPINUP_TIME 1000000
  303. #endif /* __CONFIG_H */