TQM5200.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
  37. #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
  38. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  39. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  40. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  41. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  42. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  43. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  44. #endif
  45. /*
  46. * Serial console configuration
  47. */
  48. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  49. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  50. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  51. #ifdef CONFIG_STK52XX
  52. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  53. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  54. #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  55. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  56. #define CONFIG_BOARD_EARLY_INIT_R
  57. #endif /* CONFIG_STK52XX */
  58. /*
  59. * PCI Mapping:
  60. * 0x40000000 - 0x4fffffff - PCI Memory
  61. * 0x50000000 - 0x50ffffff - PCI IO Space
  62. */
  63. #ifdef CONFIG_STK52XX
  64. #define CONFIG_PCI 1
  65. #define CONFIG_PCI_PNP 1
  66. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  67. #define CONFIG_PCI_MEM_BUS 0x40000000
  68. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  69. #define CONFIG_PCI_MEM_SIZE 0x10000000
  70. #define CONFIG_PCI_IO_BUS 0x50000000
  71. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  72. #define CONFIG_PCI_IO_SIZE 0x01000000
  73. #define CONFIG_NET_MULTI 1
  74. /* #define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
  75. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  76. #define CONFIG_NS8382X 1
  77. #endif /* CONFIG_STK52XX */
  78. #ifdef CONFIG_PCI
  79. #define ADD_PCI_CMD CFG_CMD_PCI
  80. #else
  81. #define ADD_PCI_CMD 0
  82. #endif
  83. /*
  84. * Video console
  85. */
  86. #if 1
  87. #define CONFIG_VIDEO
  88. #define CONFIG_VIDEO_SM501
  89. #define CONFIG_VIDEO_SM501_32BPP
  90. #define CONFIG_CFB_CONSOLE
  91. #define CONFIG_VIDEO_LOGO
  92. #define CONFIG_VGA_AS_SINGLE_DEVICE
  93. #define CONFIG_CONSOLE_EXTRA_INFO
  94. #define CONFIG_VIDEO_SW_CURSOR
  95. #define CONFIG_SPLASH_SCREEN
  96. #define CFG_CONSOLE_IS_IN_ENV
  97. #endif
  98. #ifdef CONFIG_VIDEO
  99. #define ADD_BMP_CMD CFG_CMD_BMP
  100. #else
  101. #define ADD_BMP_CMD 0
  102. #endif
  103. /* Partitions */
  104. #define CONFIG_MAC_PARTITION
  105. #define CONFIG_DOS_PARTITION
  106. #define CONFIG_ISO_PARTITION
  107. /* USB */
  108. #ifdef CONFIG_STK52XX
  109. #define CONFIG_USB_OHCI
  110. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  111. #define CONFIG_USB_STORAGE
  112. #else
  113. #define ADD_USB_CMD 0
  114. #endif
  115. /* POST support */
  116. #define CONFIG_POST (CFG_POST_MEMORY | \
  117. CFG_POST_CPU | \
  118. CFG_POST_I2C)
  119. #ifdef CONFIG_POST
  120. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  121. /* preserve space for the post_word at end of on-chip SRAM */
  122. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  123. #else
  124. #define CFG_CMD_POST_DIAG 0
  125. #endif
  126. /* IDE */
  127. #if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX)
  128. #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
  129. #else
  130. #define ADD_IDE_CMD 0
  131. #endif
  132. /*
  133. * Supported commands
  134. */
  135. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  136. ADD_BMP_CMD | \
  137. ADD_IDE_CMD | \
  138. ADD_PCI_CMD | \
  139. ADD_USB_CMD | \
  140. CFG_CMD_ASKENV | \
  141. CFG_CMD_DATE | \
  142. CFG_CMD_DHCP | \
  143. CFG_CMD_ECHO | \
  144. CFG_CMD_EEPROM | \
  145. CFG_CMD_I2C | \
  146. CFG_CMD_JFFS2 | \
  147. CFG_CMD_MII | \
  148. CFG_CMD_NFS | \
  149. CFG_CMD_PING | \
  150. CFG_CMD_POST_DIAG | \
  151. CFG_CMD_REGINFO | \
  152. CFG_CMD_SNTP | \
  153. CFG_CMD_BSP)
  154. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  155. #include <cmd_confdefs.h>
  156. #define CONFIG_TIMESTAMP /* display image timestamps */
  157. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  158. # define CFG_LOWBOOT 1
  159. #endif
  160. /*
  161. * Autobooting
  162. */
  163. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  164. #define CONFIG_PREBOOT "echo;" \
  165. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  166. "echo"
  167. #undef CONFIG_BOOTARGS
  168. #if defined (CONFIG_TQM5200_AA)
  169. # define CONFIG_U_BOOT_SUFFIX "-AA\0"
  170. #elif defined (CONFIG_TQM5200_AB)
  171. # define CONFIG_U_BOOT_SUFFIX "-AB\0"
  172. #elif defined (CONFIG_TQM5200_AC)
  173. # define CONFIG_U_BOOT_SUFFIX "-AC\0"
  174. #else
  175. # define CONFIG_U_BOOT_SUFFIX "\0"
  176. #endif
  177. #define CONFIG_EXTRA_ENV_SETTINGS \
  178. "netdev=eth0\0" \
  179. "rootpath=/opt/eldk/ppc_6xx\0" \
  180. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  181. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  182. "nfsroot=$(serverip):$(rootpath)\0" \
  183. "addip=setenv bootargs $(bootargs) " \
  184. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  185. ":$(hostname):$(netdev):off panic=1\0" \
  186. "flash_self=run ramargs addip;" \
  187. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  188. "flash_nfs=run nfsargs addip;" \
  189. "bootm $(kernel_addr)\0" \
  190. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  191. "bootfile=/tftpboot/tqm5200/uImage\0" \
  192. "load=tftp 200000 $(u-boot)\0" \
  193. "u-boot=/tftpboot/tqm5200/u-boot.bin" CONFIG_U_BOOT_SUFFIX \
  194. "update=protect off FC000000 FC05FFFF;" \
  195. "erase FC000000 FC05FFFF;" \
  196. "cp.b 200000 FC000000 $(filesize);" \
  197. "protect on FC000000 FC05FFFF\0" \
  198. ""
  199. #define CONFIG_BOOTCOMMAND "run net_nfs"
  200. /*
  201. * IPB Bus clocking configuration.
  202. */
  203. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  204. #if defined(CFG_IPBSPEED_133)
  205. /*
  206. * PCI Bus clocking configuration
  207. *
  208. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  209. * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
  210. * been tested with a IPB Bus Clock of 66 MHz.
  211. */
  212. #define CFG_PCISPEED_66 /* define for 66MHz speed */
  213. #endif
  214. /*
  215. * I2C configuration
  216. */
  217. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  218. #ifdef CONFIG_TQM5200_REV100
  219. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  220. #else
  221. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  222. #endif
  223. /*
  224. * I2C clock frequency
  225. *
  226. * Please notice, that the resulting clock frequency could differ from the
  227. * configured value. This is because the I2C clock is derived from system
  228. * clock over a frequency divider with only a few divider values. U-boot
  229. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  230. * approximation allways lies below the configured value, never above.
  231. */
  232. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  233. #define CFG_I2C_SLAVE 0x7F
  234. /*
  235. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  236. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  237. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  238. * same configuration could be used.
  239. */
  240. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  241. #define CFG_I2C_EEPROM_ADDR_LEN 2
  242. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  243. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  244. /*
  245. * HW-Monitor configuration on Mini-FAP
  246. */
  247. #if defined (CONFIG_MINIFAP)
  248. #define CFG_I2C_HWMON_ADDR 0x2C
  249. #endif
  250. /* List of I2C addresses to be verified by POST */
  251. #if defined (CONFIG_TQM5200_AA) || defined (CONFIG_TQM5200_AB)
  252. #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
  253. CFG_I2C_SLAVE }
  254. #elif defined (CONFIG_TQM5200_AC)
  255. #define I2C_ADDR_LIST { CFG_I2C_SLAVE }
  256. #endif
  257. #if defined (CONFIG_MINIFAP)
  258. #undef I2C_ADDR_LIST
  259. #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
  260. CFG_I2C_HWMON_ADDR, \
  261. CFG_I2C_SLAVE }
  262. #endif
  263. /*
  264. * Flash configuration
  265. */
  266. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  267. /* use CFI flash driver if no module variant is spezified */
  268. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  269. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  270. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  271. #define CFG_FLASH_EMPTY_INFO
  272. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  273. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  274. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  275. #if !defined(CFG_LOWBOOT)
  276. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  277. #else /* CFG_LOWBOOT */
  278. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  279. #endif /* CFG_LOWBOOT */
  280. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  281. (= chip selects) */
  282. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  283. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  284. /* Dynamic MTD partition support */
  285. #define CONFIG_JFFS2_CMDLINE
  286. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  287. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  288. "1408k(kernel)," \
  289. "2m(initrd)," \
  290. "4m(small-fs)," \
  291. "16m(big-fs)," \
  292. "8m(misc)"
  293. /*
  294. * Environment settings
  295. */
  296. #define CFG_ENV_IS_IN_FLASH 1
  297. #define CFG_ENV_SIZE 0x10000
  298. #define CFG_ENV_SECT_SIZE 0x20000
  299. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  300. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  301. /*
  302. * Memory map
  303. */
  304. #define CFG_MBAR 0xF0000000
  305. #define CFG_SDRAM_BASE 0x00000000
  306. #define CFG_DEFAULT_MBAR 0x80000000
  307. /* Use ON-Chip SRAM until RAM will be available */
  308. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  309. #ifdef CONFIG_POST
  310. /* preserve space for the post_word at end of on-chip SRAM */
  311. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  312. #else
  313. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  314. #endif
  315. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  316. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  317. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  318. #define CFG_MONITOR_BASE TEXT_BASE
  319. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  320. # define CFG_RAMBOOT 1
  321. #endif
  322. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  323. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  324. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  325. /*
  326. * Ethernet configuration
  327. */
  328. #define CONFIG_MPC5xxx_FEC 1
  329. /*
  330. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  331. */
  332. /* #define CONFIG_FEC_10MBIT 1 */
  333. #define CONFIG_PHY_ADDR 0x00
  334. /*
  335. * GPIO configuration
  336. *
  337. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  338. * Bit 0 (mask: 0x80000000): 1
  339. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  340. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  341. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  342. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  343. * (because, there I2C1 is used as I2C bus)
  344. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  345. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  346. * 000 -> All PSC2 pins are GIOPs
  347. * 001 -> CAN1/2 on PSC2 pins
  348. * Use for REV100 STK52xx boards
  349. * use PSC6:
  350. * on STK52xx:
  351. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  352. * Bits 9:11 (mask: 0x00700000):
  353. * 101 -> PSC6 : Extended POST test is not available
  354. * on MINI-FAP and TQM5200_IB:
  355. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  356. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  357. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  358. * tests.
  359. */
  360. #if defined (CONFIG_MINIFAP)
  361. # define CFG_GPS_PORT_CONFIG 0x91000004
  362. #elif defined (CONFIG_STK52XX)
  363. # if defined (CONFIG_STK52XX_REV100)
  364. # define CFG_GPS_PORT_CONFIG 0x81500014
  365. # else /* STK52xx REV200 and above */
  366. # if defined (CONFIG_TQM5200_REV100)
  367. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  368. # else/* TQM5200 REV200 and above */
  369. # define CFG_GPS_PORT_CONFIG 0x91500004
  370. # endif
  371. # endif
  372. #else /* TMQ5200 Inbetriebnahme-Board */
  373. # define CFG_GPS_PORT_CONFIG 0x81000004
  374. #endif
  375. /*
  376. * RTC configuration
  377. */
  378. #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
  379. # define CONFIG_RTC_M41T11 1
  380. # define CFG_I2C_RTC_ADDR 0x68
  381. #else
  382. # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  383. #endif
  384. /*
  385. * Miscellaneous configurable options
  386. */
  387. #define CFG_LONGHELP /* undef to save memory */
  388. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  389. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  390. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  391. #else
  392. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  393. #endif
  394. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  395. #define CFG_MAXARGS 16 /* max number of command args */
  396. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  397. /* Enable an alternate, more extensive memory test */
  398. #define CFG_ALT_MEMTEST
  399. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  400. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  401. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  402. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  403. /*
  404. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  405. * which is normally part of the default commands (CFV_CMD_DFL)
  406. */
  407. #define CONFIG_LOOPW
  408. /*
  409. * Various low-level settings
  410. */
  411. #if defined(CONFIG_MPC5200)
  412. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  413. #define CFG_HID0_FINAL HID0_ICE
  414. #else
  415. #define CFG_HID0_INIT 0
  416. #define CFG_HID0_FINAL 0
  417. #endif
  418. #define CFG_BOOTCS_START CFG_FLASH_BASE
  419. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  420. #ifdef CFG_PCISPEED_66
  421. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  422. #else
  423. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  424. #endif
  425. #define CFG_CS0_START CFG_FLASH_BASE
  426. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  427. /* automatic configuration of chip selects */
  428. #ifdef CONFIG_CS_AUTOCONF
  429. #define CONFIG_LAST_STAGE_INIT
  430. #endif
  431. /*
  432. * SRAM - Do not map below 2 GB in address space, because this area is used
  433. * for SDRAM autosizing.
  434. */
  435. #if defined CONFIG_TQM5200_AB || defined (CONFIG_CS_AUTOCONF)
  436. #define CFG_CS2_START 0xE5000000
  437. #ifdef CONFIG_TQM5200_AB
  438. #define CFG_CS2_SIZE 0x80000 /* 512 kByte */
  439. #else /* CONFIG_CS_AUTOCONF */
  440. #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  441. #endif
  442. #define CFG_CS2_CFG 0x0004D930
  443. #endif
  444. /*
  445. * Grafic controller - Do not map below 2 GB in address space, because this
  446. * area is used for SDRAM autosizing.
  447. */
  448. #if defined (CONFIG_TQM5200_AB) || defined (CONFIG_TQM5200_AC) || \
  449. defined (CONFIG_CS_AUTOCONF)
  450. #define SM501_FB_BASE 0xE0000000
  451. #define CFG_CS1_START (SM501_FB_BASE)
  452. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  453. #define CFG_CS1_CFG 0x8F48FF70
  454. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  455. #endif
  456. #define CFG_CS_BURST 0x00000000
  457. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  458. #define CFG_RESET_ADDRESS 0xff000000
  459. /*-----------------------------------------------------------------------
  460. * USB stuff
  461. *-----------------------------------------------------------------------
  462. */
  463. #define CONFIG_USB_CLOCK 0x0001BBBB
  464. #define CONFIG_USB_CONFIG 0x00001000
  465. /*-----------------------------------------------------------------------
  466. * IDE/ATA stuff Supports IDE harddisk
  467. *-----------------------------------------------------------------------
  468. */
  469. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  470. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  471. #undef CONFIG_IDE_LED /* LED for ide not supported */
  472. #define CONFIG_IDE_RESET /* reset for ide supported */
  473. #define CONFIG_IDE_PREINIT
  474. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  475. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  476. #define CFG_ATA_IDE0_OFFSET 0x0000
  477. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  478. /* Offset for data I/O */
  479. #define CFG_ATA_DATA_OFFSET (0x0060)
  480. /* Offset for normal register accesses */
  481. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  482. /* Offset for alternate registers */
  483. #define CFG_ATA_ALT_OFFSET (0x005C)
  484. /* Interval between registers */
  485. #define CFG_ATA_STRIDE 4
  486. #endif /* __CONFIG_H */