NC650.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC852T 1
  33. #define CONFIG_NC650 1
  34. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  35. #undef CONFIG_8xx_CONS_SMC2
  36. #undef CONFIG_8xx_CONS_NONE
  37. #define CONFIG_BAUDRATE 115200
  38. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  39. /*
  40. * 10 MHz - PLL input clock
  41. */
  42. #define CONFIG_8xx_OSCLK 10000000
  43. /*
  44. * 50 MHz - default CPU clock
  45. */
  46. #define CONFIG_8xx_CPUCLK_DEFAULT 50000000
  47. /*
  48. * 15 MHz - CPU minimum clock
  49. */
  50. #define CFG_8xx_CPUCLK_MIN 15000000
  51. /*
  52. * 133 MHz - CPU maximum clock
  53. */
  54. #define CFG_8xx_CPUCLK_MAX 133000000
  55. #define CFG_MEASURE_CPUCLK
  56. #define CFG_8XX_XIN CONFIG_8xx_OSCLK
  57. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  58. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  59. #undef CONFIG_BOOTARGS
  60. #define CONFIG_BOOTCOMMAND \
  61. "bootp;" \
  62. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  63. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
  64. "bootm"
  65. #undef CONFIG_WATCHDOG /* watchdog disabled */
  66. #undef CONFIG_STATUS_LED /* Status LED disabled */
  67. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  68. #define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  69. #define FEC_ENET
  70. #define CONFIG_MII
  71. #define CFG_DISCOVER_PHY 1
  72. /* enable I2C and select the hardware/software driver */
  73. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  74. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  75. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  76. #define CFG_I2C_SLAVE 0x7f
  77. /*
  78. * Software (bit-bang) I2C driver configuration
  79. */
  80. #define SCL 0x1000 /* PA 3 */
  81. #define SDA 0x2000 /* PA 2 */
  82. #define __I2C_DIR immr->im_ioport.iop_padir
  83. #define __I2C_DAT immr->im_ioport.iop_padat
  84. #define __I2C_PAR immr->im_ioport.iop_papar
  85. #define I2C_INIT { __I2C_PAR &= ~(SDA|SCL); \
  86. __I2C_DIR |= (SDA|SCL); }
  87. #define I2C_READ ((__I2C_DAT & SDA) ? 1 : 0)
  88. #define I2C_SDA(x) { if (x) __I2C_DAT |= SDA; else __I2C_DAT &= ~SDA; }
  89. #define I2C_SCL(x) { if (x) __I2C_DAT |= SCL; else __I2C_DAT &= ~SCL; }
  90. #define I2C_DELAY { udelay(5); }
  91. #define I2C_ACTIVE { __I2C_DIR |= SDA; }
  92. #define I2C_TRISTATE { __I2C_DIR &= ~SDA; }
  93. #define CONFIG_RTC_PCF8563
  94. #define CFG_I2C_RTC_ADDR 0x51
  95. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  96. CFG_CMD_ASKENV | \
  97. CFG_CMD_DATE | \
  98. CFG_CMD_DHCP | \
  99. CFG_CMD_I2C | \
  100. CFG_CMD_NAND | \
  101. CFG_CMD_JFFS2 | \
  102. CFG_CMD_NFS | \
  103. CFG_CMD_SNTP )
  104. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  105. #include <cmd_confdefs.h>
  106. /*
  107. * Miscellaneous configurable options
  108. */
  109. #define CFG_LONGHELP /* undef to save memory */
  110. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  111. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  112. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  113. #else
  114. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  115. #endif
  116. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  117. #define CFG_MAXARGS 16 /* max number of command args */
  118. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  119. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  120. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  121. #define CFG_LOAD_ADDR 0x00100000
  122. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  123. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  124. /*
  125. * Low Level Configuration Settings
  126. * (address mappings, register initial values, etc.)
  127. * You should know what you are doing if you make changes here.
  128. */
  129. /*-----------------------------------------------------------------------
  130. * Internal Memory Mapped Register
  131. */
  132. #define CFG_IMMR 0xF0000000
  133. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  134. /*-----------------------------------------------------------------------
  135. * Definitions for initial stack pointer and data area (in DPRAM)
  136. */
  137. #define CFG_INIT_RAM_ADDR CFG_IMMR
  138. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  139. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  140. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  141. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  142. /*-----------------------------------------------------------------------
  143. * Start addresses for the final memory configuration
  144. * (Set up by the startup code)
  145. * Please note that CFG_SDRAM_BASE _must_ start at 0
  146. */
  147. #define CFG_SDRAM_BASE 0x00000000
  148. #define CFG_FLASH_BASE 0x40000000
  149. #define CFG_RESET_ADDRESS 0xFFF00100
  150. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  151. #define CFG_MONITOR_BASE TEXT_BASE
  152. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  153. /*
  154. * For booting Linux, the board info and command line data
  155. * have to be in the first 8 MB of memory, since this is
  156. * the maximum mapped by the Linux kernel during initialization.
  157. */
  158. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  159. /*-----------------------------------------------------------------------
  160. * FLASH organization
  161. */
  162. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  163. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  164. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  165. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  166. #define CFG_ENV_IS_IN_FLASH 1
  167. #define CFG_ENV_OFFSET 0x00740000
  168. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
  169. #define CFG_ENV_SIZE 0x4000 /* Used Size of Environment Sector */
  170. /*-----------------------------------------------------------------------
  171. * Cache Configuration
  172. */
  173. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  174. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  175. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  176. #endif
  177. /*
  178. * NAND flash support
  179. */
  180. #define CFG_MAX_NAND_DEVICE 1
  181. #define NAND_ChipID_UNKNOWN 0x00
  182. #define SECTORSIZE 512
  183. #define NAND_MAX_FLOORS 1
  184. #define NAND_MAX_CHIPS 1
  185. #define ADDR_PAGE 2
  186. #define ADDR_COLUMN_PAGE 3
  187. #define ADDR_COLUMN 1
  188. #define NAND_NO_RB
  189. #define NAND_WAIT_READY(nand) udelay(12)
  190. #define WRITE_NAND_COMMAND(d, adr) WRITE_NAND(d, adr + 2)
  191. #define WRITE_NAND_ADDRESS(d, adr) WRITE_NAND(d, adr + 1)
  192. #define WRITE_NAND(d, adr) (*(volatile uint8_t *)(adr) = (uint8_t)(d))
  193. #define READ_NAND(adr) (*(volatile uint8_t *)(adr))
  194. #define NAND_DISABLE_CE(nand) /* nop */
  195. #define NAND_ENABLE_CE(nand) /* nop */
  196. #define NAND_CTL_CLRALE(nandptr) /* nop */
  197. #define NAND_CTL_SETALE(nandptr) /* nop */
  198. #define NAND_CTL_CLRCLE(nandptr) /* nop */
  199. #define NAND_CTL_SETCLE(nandptr) /* nop */
  200. /*-----------------------------------------------------------------------
  201. * SYPCR - System Protection Control 11-9
  202. * SYPCR can only be written once after reset!
  203. *-----------------------------------------------------------------------
  204. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  205. */
  206. #if defined(CONFIG_WATCHDOG)
  207. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  208. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  209. #else
  210. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  211. #endif
  212. /*-----------------------------------------------------------------------
  213. * SIUMCR - SIU Module Configuration 11-6
  214. *-----------------------------------------------------------------------
  215. */
  216. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  217. /*-----------------------------------------------------------------------
  218. * TBSCR - Time Base Status and Control 11-26
  219. *-----------------------------------------------------------------------
  220. * Clear Reference Interrupt Status, Timebase freezing enabled
  221. */
  222. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  223. /*-----------------------------------------------------------------------
  224. * PISCR - Periodic Interrupt Status and Control 11-31
  225. *-----------------------------------------------------------------------
  226. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  227. */
  228. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  229. /*-----------------------------------------------------------------------
  230. * SCCR - System Clock and reset Control Register 15-27
  231. *-----------------------------------------------------------------------
  232. * Set clock output, timebase and RTC source and divider,
  233. * power management and some other internal clocks
  234. */
  235. #define SCCR_MASK SCCR_EBDF11
  236. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | \
  237. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  238. SCCR_DFLCD000 | SCCR_DFALCD00)
  239. /*-----------------------------------------------------------------------
  240. *
  241. *-----------------------------------------------------------------------
  242. *
  243. */
  244. #define CFG_DER 0
  245. /*
  246. * Init Memory Controller:
  247. *
  248. * BR0 and OR0 (FLASH)
  249. */
  250. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  251. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  252. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  253. /* FLASH timing: Default value of OR0 after reset */
  254. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  255. OR_SCY_15_CLK | OR_TRLX)
  256. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  257. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  258. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
  259. /*
  260. * BR2 and OR2 (NAND Flash) - now addressed through UPMB
  261. */
  262. #define CFG_NAND_BASE 0x50000000
  263. #define CFG_NAND_SIZE 0x04000000
  264. #define CFG_OR_TIMING_NAND (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  265. OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
  266. #define CFG_BR2_PRELIM ((CFG_NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_MS_UPMB | BR_V )
  267. #define CFG_OR2_PRELIM (((-CFG_NAND_SIZE) & OR_AM_MSK) | OR_BI )
  268. /*
  269. * BR3 and OR3 (SDRAM)
  270. */
  271. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  272. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  273. /*
  274. * SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  275. */
  276. #define CFG_OR_TIMING_SDRAM 0x00000A00
  277. #define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM)
  278. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  279. /*
  280. * BR5 and OR5 (SRAM)
  281. */
  282. #define CFG_SRAM_BASE 0x60000000
  283. #define CFG_SRAM_SIZE 0x00080000
  284. #define CFG_OR_TIMING_SRAM (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  285. OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
  286. #define CFG_BR5_PRELIM ((CFG_SRAM_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  287. #define CFG_OR5_PRELIM (((-CFG_SRAM_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_SRAM)
  288. /*
  289. * 4096 Rows from SDRAM example configuration
  290. * 1000 factor s -> ms
  291. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  292. * 4 Number of refresh cycles per period
  293. * 64 Refresh cycle in ms per number of rows
  294. */
  295. #define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  296. /*
  297. * Memory Periodic Timer Prescaler
  298. */
  299. /* periodic timer for refresh */
  300. #define CFG_MAMR_PTA 39
  301. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  302. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  303. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  304. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  305. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  306. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  307. /*
  308. * MAMR settings for SDRAM
  309. */
  310. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  311. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  312. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  313. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  314. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  315. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  316. /*
  317. * MBMR settings for NAND flash
  318. */
  319. #define CFG_MBMR_NAND ( MBMR_WLFB_5X )
  320. /*
  321. * Internal Definitions
  322. *
  323. * Boot Flags
  324. */
  325. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  326. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  327. #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
  328. #define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
  329. /*
  330. * JFFS2 partitions
  331. */
  332. /* No command line, one static partition */
  333. #undef CONFIG_JFFS2_CMDLINE
  334. #define CONFIG_JFFS2_DEV "nand0"
  335. #define CONFIG_JFFS2_PART_SIZE 0x00400000
  336. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  337. /* mtdparts command line support */
  338. /*
  339. #define CONFIG_JFFS2_CMDLINE
  340. #define MTDIDS_DEFAULT "nor0=nc650-0,nand0=nc650-nand"
  341. #define MTDPARTS_DEFAULT "mtdparts=nc650-0:1m(kernel1),1m(kernel2)," \
  342. "2560k(cramfs1),2560k(cramfs2)," \
  343. "256k(u-boot),256k(env);" \
  344. "nc650-nand:4m(nand1),28m(nand2)"
  345. */
  346. #endif /* __CONFIG_H */