MIP405.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /***********************************************************
  29. * High Level Configuration Options
  30. * (easy to change)
  31. ***********************************************************/
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_MIP405 1 /* ...on a MIP405 board */
  35. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  36. /***********************************************************
  37. * Note that it may also be a MIP405T board which is a subset of the
  38. * MIP405
  39. ***********************************************************/
  40. /***********************************************************
  41. * WARNING:
  42. * CONFIG_BOOT_PCI is only used for first boot-up and should
  43. * NOT be enabled for production bootloader
  44. ***********************************************************/
  45. /*#define CONFIG_BOOT_PCI 1*/
  46. /***********************************************************
  47. * Clock
  48. ***********************************************************/
  49. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  50. /*
  51. * BOOTP options
  52. */
  53. #define CONFIG_BOOTP_BOOTFILESIZE
  54. #define CONFIG_BOOTP_BOOTPATH
  55. #define CONFIG_BOOTP_GATEWAY
  56. #define CONFIG_BOOTP_HOSTNAME
  57. /*
  58. * Command line configuration.
  59. */
  60. #include <config_cmd_default.h>
  61. #define CONFIG_CMD_CACHE
  62. #define CONFIG_CMD_DATE
  63. #define CONFIG_CMD_DHCP
  64. #define CONFIG_CMD_EEPROM
  65. #define CONFIG_CMD_ELF
  66. #define CONFIG_CMD_FAT
  67. #define CONFIG_CMD_I2C
  68. #define CONFIG_CMD_IDE
  69. #define CONFIG_CMD_IRQ
  70. #define CONFIG_CMD_JFFS2
  71. #define CONFIG_CMD_MII
  72. #define CONFIG_CMD_PCI
  73. #define CONFIG_CMD_PING
  74. #define CONFIG_CMD_REGINFO
  75. #define CONFIG_CMD_SAVES
  76. #define CONFIG_CMD_BSP
  77. #if !defined(CONFIG_MIP405T)
  78. #define CONFIG_CMD_USB
  79. #endif
  80. #define CONFIG_SYS_HUSH_PARSER
  81. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  82. /**************************************************************
  83. * I2C Stuff:
  84. * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
  85. * 0x53.
  86. * The Atmel EEPROM uses 16Bit addressing.
  87. ***************************************************************/
  88. #define CONFIG_HARD_I2C /* I2c with hardware support */
  89. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  90. #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
  91. #define CONFIG_SYS_I2C_SLAVE 0x7F
  92. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
  93. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  94. /* mask of address bits that overflow into the "EEPROM chip address" */
  95. #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
  96. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
  97. /* 64 byte page write mode using*/
  98. /* last 6 bits of the address */
  99. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  100. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  101. #define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
  102. #define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
  103. /***************************************************************
  104. * Definitions for Serial Presence Detect EEPROM address
  105. * (to get SDRAM settings)
  106. ***************************************************************/
  107. /*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
  108. #define SDRAM_EEPROM_READ_ADDRESS 0xA1
  109. */
  110. /**************************************************************
  111. * Environment definitions
  112. **************************************************************/
  113. #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
  114. #define CONFIG_BOOTDELAY 5
  115. /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
  116. /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
  117. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
  118. #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
  119. #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
  120. #define CONFIG_IPADDR 10.0.0.100
  121. #define CONFIG_SERVERIP 10.0.0.1
  122. #define CONFIG_PREBOOT
  123. /***************************************************************
  124. * defines if the console is stored in the environment
  125. ***************************************************************/
  126. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
  127. /***************************************************************
  128. * defines if an overwrite_console function exists
  129. *************************************************************/
  130. #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
  131. #define CONFIG_SYS_CONSOLE_INFO_QUIET
  132. /***************************************************************
  133. * defines if the overwrite_console should be stored in the
  134. * environment
  135. **************************************************************/
  136. #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
  137. /**************************************************************
  138. * loads config
  139. *************************************************************/
  140. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  141. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  142. #define CONFIG_MISC_INIT_R
  143. /***********************************************************
  144. * Miscellaneous configurable options
  145. **********************************************************/
  146. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  147. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  148. #if defined(CONFIG_CMD_KGDB)
  149. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  150. #else
  151. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  152. #endif
  153. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  154. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  155. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  156. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  157. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
  158. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  159. #define CONFIG_SYS_NS16550
  160. #define CONFIG_SYS_NS16550_SERIAL
  161. #define CONFIG_SYS_NS16550_REG_SIZE 1
  162. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  163. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  164. #define CONFIG_SYS_BASE_BAUD 916667
  165. /* The following table includes the supported baudrates */
  166. #define CONFIG_SYS_BAUDRATE_TABLE \
  167. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  168. 57600, 115200, 230400, 460800, 921600 }
  169. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  170. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  171. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  172. /*-----------------------------------------------------------------------
  173. * PCI stuff
  174. *-----------------------------------------------------------------------
  175. */
  176. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  177. #define PCI_HOST_FORCE 1 /* configure as pci host */
  178. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  179. #define CONFIG_PCI /* include pci support */
  180. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
  181. #define CONFIG_PCI_PNP /* pci plug-and-play */
  182. /* resource configuration */
  183. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  184. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  185. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  186. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  187. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  188. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  189. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  190. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  191. /*-----------------------------------------------------------------------
  192. * Start addresses for the final memory configuration
  193. * (Set up by the startup code)
  194. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  195. */
  196. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  197. #define CONFIG_SYS_FLASH_BASE 0xFFF80000
  198. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  199. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  200. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
  201. /*
  202. * For booting Linux, the board info and command line data
  203. * have to be in the first 8 MB of memory, since this is
  204. * the maximum mapped by the Linux kernel during initialization.
  205. */
  206. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  207. /*-----------------------------------------------------------------------
  208. * FLASH organization
  209. */
  210. #define CONFIG_SYS_UPDATE_FLASH_SIZE
  211. #define CONFIG_SYS_FLASH_PROTECTION
  212. #define CONFIG_SYS_FLASH_EMPTY_INFO
  213. #define CONFIG_SYS_FLASH_CFI
  214. #define CONFIG_FLASH_CFI_DRIVER
  215. #define CONFIG_FLASH_SHOW_PROGRESS 45
  216. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  217. #define CONFIG_SYS_MAX_FLASH_SECT 256
  218. /*
  219. * JFFS2 partitions
  220. *
  221. */
  222. /* No command line, one static partition, whole device */
  223. #undef CONFIG_CMD_MTDPARTS
  224. #define CONFIG_JFFS2_DEV "nor0"
  225. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  226. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  227. /* mtdparts command line support */
  228. /* Note: fake mtd_id used, no linux mtd map file */
  229. /*
  230. #define CONFIG_CMD_MTDPARTS
  231. #define MTDIDS_DEFAULT "nor0=mip405-0"
  232. #define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
  233. */
  234. /*-----------------------------------------------------------------------
  235. * Logbuffer Configuration
  236. */
  237. #undef CONFIG_LOGBUFFER /* supported but not enabled */
  238. /*-----------------------------------------------------------------------
  239. * Bootcountlimit Configuration
  240. */
  241. #undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
  242. /*-----------------------------------------------------------------------
  243. * POST Configuration
  244. */
  245. #if 0 /* enable this if POST is desired (is supported but not enabled) */
  246. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  247. CONFIG_SYS_POST_CPU | \
  248. CONFIG_SYS_POST_RTC | \
  249. CONFIG_SYS_POST_I2C)
  250. #endif
  251. /*
  252. * Init Memory Controller:
  253. */
  254. #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
  255. #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
  256. /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
  257. #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
  258. #define CONFIG_BOARD_EARLY_INIT_F 1
  259. #define CONFIG_BOARD_EARLY_INIT_R
  260. /* Peripheral Bus Mapping */
  261. #define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
  262. #define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
  263. #define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
  264. #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
  265. #define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
  266. /*-----------------------------------------------------------------------
  267. * Definitions for initial stack pointer and data area (in On Chip SRAM)
  268. */
  269. #define CONFIG_SYS_TEMP_STACK_OCM 1
  270. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  271. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  272. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
  273. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
  274. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  275. /* reserve some memory for POST and BOOT limit info */
  276. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
  277. #ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
  278. #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12)
  279. #endif
  280. /***********************************************************************
  281. * External peripheral base address
  282. ***********************************************************************/
  283. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
  284. /***********************************************************************
  285. * Last Stage Init
  286. ***********************************************************************/
  287. #define CONFIG_LAST_STAGE_INIT
  288. /************************************************************
  289. * Ethernet Stuff
  290. ***********************************************************/
  291. #define CONFIG_PPC4xx_EMAC
  292. #define CONFIG_MII 1 /* MII PHY management */
  293. #define CONFIG_PHY_ADDR 1 /* PHY address */
  294. #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
  295. #define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
  296. /************************************************************
  297. * RTC
  298. ***********************************************************/
  299. #define CONFIG_RTC_MC146818
  300. #undef CONFIG_WATCHDOG /* watchdog disabled */
  301. /************************************************************
  302. * IDE/ATA stuff
  303. ************************************************************/
  304. #if defined(CONFIG_MIP405T)
  305. #define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
  306. #else
  307. #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
  308. #endif
  309. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  310. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
  311. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
  312. #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
  313. #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
  314. #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
  315. #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  316. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  317. #undef CONFIG_IDE_LED /* no led for ide supported */
  318. #define CONFIG_IDE_RESET /* reset for ide supported... */
  319. #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
  320. #define CONFIG_SUPPORT_VFAT
  321. /************************************************************
  322. * ATAPI support (experimental)
  323. ************************************************************/
  324. #define CONFIG_ATAPI /* enable ATAPI Support */
  325. /************************************************************
  326. * DISK Partition support
  327. ************************************************************/
  328. #define CONFIG_DOS_PARTITION
  329. #define CONFIG_MAC_PARTITION
  330. #define CONFIG_ISO_PARTITION /* Experimental */
  331. /************************************************************
  332. * Keyboard support
  333. ************************************************************/
  334. #undef CONFIG_ISA_KEYBOARD
  335. /************************************************************
  336. * Video support
  337. ************************************************************/
  338. #define CONFIG_VIDEO /*To enable video controller support */
  339. #define CONFIG_VIDEO_CT69000
  340. #define CONFIG_CFB_CONSOLE
  341. #define CONFIG_VIDEO_LOGO
  342. #define CONFIG_CONSOLE_EXTRA_INFO
  343. #define CONFIG_VGA_AS_SINGLE_DEVICE
  344. #define CONFIG_VIDEO_SW_CURSOR
  345. #undef CONFIG_VIDEO_ONBOARD
  346. /************************************************************
  347. * USB support EXPERIMENTAL
  348. ************************************************************/
  349. #if !defined(CONFIG_MIP405T)
  350. #define CONFIG_USB_UHCI
  351. #define CONFIG_USB_KEYBOARD
  352. #define CONFIG_USB_STORAGE
  353. /* Enable needed helper functions */
  354. #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
  355. #endif
  356. /************************************************************
  357. * Debug support
  358. ************************************************************/
  359. #if defined(CONFIG_CMD_KGDB)
  360. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  361. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  362. #endif
  363. /************************************************************
  364. * support BZIP2 compression
  365. ************************************************************/
  366. #define CONFIG_BZIP2 1
  367. /************************************************************
  368. * Ident
  369. ************************************************************/
  370. #define VERSION_TAG "released"
  371. #if !defined(CONFIG_MIP405T)
  372. #define CONFIG_ISO_STRING "MEV-10072-001"
  373. #else
  374. #define CONFIG_ISO_STRING "MEV-10082-001"
  375. #endif
  376. #if !defined(CONFIG_BOOT_PCI)
  377. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
  378. #else
  379. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version"
  380. #endif
  381. #endif /* __CONFIG_H */