pip405.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * (C) Copyright 2001
  3. * Denis Peter, MPL AG Switzerland, d.peter@mpl.ch
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. *
  24. * TODO: clean-up
  25. */
  26. #include <common.h>
  27. #include "pip405.h"
  28. #include <asm/processor.h>
  29. #include <i2c.h>
  30. #include <stdio_dev.h>
  31. #include "../common/isa.h"
  32. #include "../common/common_util.h"
  33. DECLARE_GLOBAL_DATA_PTR;
  34. #undef SDRAM_DEBUG
  35. #define FALSE 0
  36. #define TRUE 1
  37. /* stdlib.h causes some compatibility problems; should fixe these! -- wd */
  38. #ifndef __ldiv_t_defined
  39. typedef struct {
  40. long int quot; /* Quotient */
  41. long int rem; /* Remainder */
  42. } ldiv_t;
  43. extern ldiv_t ldiv (long int __numer, long int __denom);
  44. # define __ldiv_t_defined 1
  45. #endif
  46. typedef enum {
  47. SDRAM_NO_ERR,
  48. SDRAM_SPD_COMM_ERR,
  49. SDRAM_SPD_CHKSUM_ERR,
  50. SDRAM_UNSUPPORTED_ERR,
  51. SDRAM_UNKNOWN_ERR
  52. } SDRAM_ERR;
  53. typedef struct {
  54. const unsigned char mode;
  55. const unsigned char row;
  56. const unsigned char col;
  57. const unsigned char bank;
  58. } SDRAM_SETUP;
  59. static const SDRAM_SETUP sdram_setup_table[] = {
  60. {1, 11, 9, 2},
  61. {1, 11, 10, 2},
  62. {2, 12, 9, 4},
  63. {2, 12, 10, 4},
  64. {3, 13, 9, 4},
  65. {3, 13, 10, 4},
  66. {3, 13, 11, 4},
  67. {4, 12, 8, 2},
  68. {4, 12, 8, 4},
  69. {5, 11, 8, 2},
  70. {5, 11, 8, 4},
  71. {6, 13, 8, 2},
  72. {6, 13, 8, 4},
  73. {7, 13, 9, 2},
  74. {7, 13, 10, 2},
  75. {0, 0, 0, 0}
  76. };
  77. static const unsigned char cal_indextable[] = {
  78. 9, 23, 25
  79. };
  80. /*
  81. * translate ns.ns/10 coding of SPD timing values
  82. * into 10 ps unit values
  83. */
  84. unsigned short NS10to10PS (unsigned char spd_byte, unsigned char spd_version)
  85. {
  86. unsigned short ns, ns10;
  87. /* isolate upper nibble */
  88. ns = (spd_byte >> 4) & 0x0F;
  89. /* isolate lower nibble */
  90. ns10 = (spd_byte & 0x0F);
  91. return (ns * 100 + ns10 * 10);
  92. }
  93. /*
  94. * translate ns.ns/4 coding of SPD timing values
  95. * into 10 ps unit values
  96. */
  97. unsigned short NS4to10PS (unsigned char spd_byte, unsigned char spd_version)
  98. {
  99. unsigned short ns, ns4;
  100. /* isolate upper 6 bits */
  101. ns = (spd_byte >> 2) & 0x3F;
  102. /* isloate lower 2 bits */
  103. ns4 = (spd_byte & 0x03);
  104. return (ns * 100 + ns4 * 25);
  105. }
  106. /*
  107. * translate ns coding of SPD timing values
  108. * into 10 ps unit values
  109. */
  110. unsigned short NSto10PS (unsigned char spd_byte)
  111. {
  112. return (spd_byte * 100);
  113. }
  114. void SDRAM_err (const char *s)
  115. {
  116. #ifndef SDRAM_DEBUG
  117. (void) get_clocks ();
  118. gd->baudrate = 9600;
  119. serial_init ();
  120. #endif
  121. serial_puts ("\n");
  122. serial_puts (s);
  123. serial_puts ("\n enable SDRAM_DEBUG for more info\n");
  124. for (;;);
  125. }
  126. #ifdef SDRAM_DEBUG
  127. void write_hex (unsigned char i)
  128. {
  129. char cc;
  130. cc = i >> 4;
  131. cc &= 0xf;
  132. if (cc > 9)
  133. serial_putc (cc + 55);
  134. else
  135. serial_putc (cc + 48);
  136. cc = i & 0xf;
  137. if (cc > 9)
  138. serial_putc (cc + 55);
  139. else
  140. serial_putc (cc + 48);
  141. }
  142. void write_4hex (unsigned long val)
  143. {
  144. write_hex ((unsigned char) (val >> 24));
  145. write_hex ((unsigned char) (val >> 16));
  146. write_hex ((unsigned char) (val >> 8));
  147. write_hex ((unsigned char) val);
  148. }
  149. #endif
  150. int board_early_init_f (void)
  151. {
  152. unsigned char datain[128];
  153. unsigned long sdram_size = 0;
  154. SDRAM_SETUP *t = (SDRAM_SETUP *) sdram_setup_table;
  155. unsigned long memclk;
  156. unsigned long tmemclk = 0;
  157. unsigned long tmp, bank, baseaddr, bank_size;
  158. unsigned short i;
  159. unsigned char rows, cols, banks, sdram_banks, density;
  160. unsigned char supported_cal, trp_clocks, trcd_clocks, tras_clocks,
  161. trc_clocks;
  162. unsigned char cal_index, cal_val, spd_version, spd_chksum;
  163. unsigned char buf[8];
  164. #ifdef SDRAM_DEBUG
  165. unsigned char tctp_clocks;
  166. #endif
  167. /* set up the config port */
  168. mtdcr (EBC0_CFGADDR, PB7AP);
  169. mtdcr (EBC0_CFGDATA, CONFIG_PORT_AP);
  170. mtdcr (EBC0_CFGADDR, PB7CR);
  171. mtdcr (EBC0_CFGDATA, CONFIG_PORT_CR);
  172. memclk = get_bus_freq (tmemclk);
  173. tmemclk = 1000000000 / (memclk / 100); /* in 10 ps units */
  174. #ifdef SDRAM_DEBUG
  175. (void) get_clocks ();
  176. gd->baudrate = 9600;
  177. serial_init ();
  178. serial_puts ("\nstart SDRAM Setup\n");
  179. #endif
  180. /* Read Serial Presence Detect Information */
  181. i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  182. for (i = 0; i < 128; i++)
  183. datain[i] = 127;
  184. i2c_read(SPD_EEPROM_ADDRESS,0,1,datain,128);
  185. #ifdef SDRAM_DEBUG
  186. serial_puts ("\ni2c_read returns ");
  187. write_hex (i);
  188. serial_puts ("\n");
  189. #endif
  190. #ifdef SDRAM_DEBUG
  191. for (i = 0; i < 128; i++) {
  192. write_hex (datain[i]);
  193. serial_puts (" ");
  194. if (((i + 1) % 16) == 0)
  195. serial_puts ("\n");
  196. }
  197. serial_puts ("\n");
  198. #endif
  199. spd_chksum = 0;
  200. for (i = 0; i < 63; i++) {
  201. spd_chksum += datain[i];
  202. } /* endfor */
  203. if (datain[63] != spd_chksum) {
  204. #ifdef SDRAM_DEBUG
  205. serial_puts ("SPD chksum: 0x");
  206. write_hex (datain[63]);
  207. serial_puts (" != calc. chksum: 0x");
  208. write_hex (spd_chksum);
  209. serial_puts ("\n");
  210. #endif
  211. SDRAM_err ("SPD checksum Error");
  212. }
  213. /* SPD seems to be ok, use it */
  214. /* get SPD version */
  215. spd_version = datain[62];
  216. /* do some sanity checks on the kind of RAM */
  217. if ((datain[0] < 0x80) || /* less than 128 valid bytes in SPD */
  218. (datain[2] != 0x04) || /* if not SDRAM */
  219. (!((datain[6] == 0x40) || (datain[6] == 0x48))) || /* or not (64 Bit or 72 Bit) */
  220. (datain[7] != 0x00) || (datain[8] != 0x01) || /* or not LVTTL signal levels */
  221. (datain[126] == 0x66)) /* or a 66MHz modules */
  222. SDRAM_err ("unsupported SDRAM");
  223. #ifdef SDRAM_DEBUG
  224. serial_puts ("SDRAM sanity ok\n");
  225. #endif
  226. /* get number of rows/cols/banks out of byte 3+4+5 */
  227. rows = datain[3];
  228. cols = datain[4];
  229. banks = datain[5];
  230. /* get number of SDRAM banks out of byte 17 and
  231. supported CAS latencies out of byte 18 */
  232. sdram_banks = datain[17];
  233. supported_cal = datain[18] & ~0x81;
  234. while (t->mode != 0) {
  235. if ((t->row == rows) && (t->col == cols)
  236. && (t->bank == sdram_banks))
  237. break;
  238. t++;
  239. } /* endwhile */
  240. #ifdef SDRAM_DEBUG
  241. serial_puts ("rows: ");
  242. write_hex (rows);
  243. serial_puts (" cols: ");
  244. write_hex (cols);
  245. serial_puts (" banks: ");
  246. write_hex (banks);
  247. serial_puts (" mode: ");
  248. write_hex (t->mode);
  249. serial_puts ("\n");
  250. #endif
  251. if (t->mode == 0)
  252. SDRAM_err ("unsupported SDRAM");
  253. /* get tRP, tRCD, tRAS and density from byte 27+29+30+31 */
  254. #ifdef SDRAM_DEBUG
  255. serial_puts ("tRP: ");
  256. write_hex (datain[27]);
  257. serial_puts ("\ntRCD: ");
  258. write_hex (datain[29]);
  259. serial_puts ("\ntRAS: ");
  260. write_hex (datain[30]);
  261. serial_puts ("\n");
  262. #endif
  263. trp_clocks = (NSto10PS (datain[27]) + (tmemclk - 1)) / tmemclk;
  264. trcd_clocks = (NSto10PS (datain[29]) + (tmemclk - 1)) / tmemclk;
  265. tras_clocks = (NSto10PS (datain[30]) + (tmemclk - 1)) / tmemclk;
  266. density = datain[31];
  267. /* trc_clocks is sum of trp_clocks + tras_clocks */
  268. trc_clocks = trp_clocks + tras_clocks;
  269. #ifdef SDRAM_DEBUG
  270. /* ctp = ((trp + tras) - trp - trcd) => tras - trcd */
  271. tctp_clocks =
  272. ((NSto10PS (datain[30]) - NSto10PS (datain[29])) +
  273. (tmemclk - 1)) / tmemclk;
  274. serial_puts ("c_RP: ");
  275. write_hex (trp_clocks);
  276. serial_puts ("\nc_RCD: ");
  277. write_hex (trcd_clocks);
  278. serial_puts ("\nc_RAS: ");
  279. write_hex (tras_clocks);
  280. serial_puts ("\nc_RC: (RP+RAS): ");
  281. write_hex (trc_clocks);
  282. serial_puts ("\nc_CTP: ((RP+RAS)-RP-RCD): ");
  283. write_hex (tctp_clocks);
  284. serial_puts ("\nt_CTP: RAS - RCD: ");
  285. write_hex ((unsigned
  286. char) ((NSto10PS (datain[30]) -
  287. NSto10PS (datain[29])) >> 8));
  288. write_hex ((unsigned char) (NSto10PS (datain[30]) - NSto10PS (datain[29])));
  289. serial_puts ("\ntmemclk: ");
  290. write_hex ((unsigned char) (tmemclk >> 8));
  291. write_hex ((unsigned char) (tmemclk));
  292. serial_puts ("\n");
  293. #endif
  294. cal_val = 255;
  295. for (i = 6, cal_index = 0; (i > 0) && (cal_index < 3); i--) {
  296. /* is this CAS latency supported ? */
  297. if ((supported_cal >> i) & 0x01) {
  298. buf[0] = datain[cal_indextable[cal_index]];
  299. if (cal_index < 2) {
  300. if (NS10to10PS (buf[0], spd_version) <= tmemclk)
  301. cal_val = i;
  302. } else {
  303. /* SPD bytes 25+26 have another format */
  304. if (NS4to10PS (buf[0], spd_version) <= tmemclk)
  305. cal_val = i;
  306. } /* endif */
  307. cal_index++;
  308. } /* endif */
  309. } /* endfor */
  310. #ifdef SDRAM_DEBUG
  311. serial_puts ("CAL: ");
  312. write_hex (cal_val + 1);
  313. serial_puts ("\n");
  314. #endif
  315. if (cal_val == 255)
  316. SDRAM_err ("unsupported SDRAM");
  317. /* get SDRAM timing register */
  318. mtdcr (SDRAM0_CFGADDR, SDRAM0_TR);
  319. tmp = mfdcr (SDRAM0_CFGDATA) & ~0x018FC01F;
  320. /* insert CASL value */
  321. /* tmp |= ((unsigned long)cal_val) << 23; */
  322. tmp |= ((unsigned long) cal_val) << 23;
  323. /* insert PTA value */
  324. tmp |= ((unsigned long) (trp_clocks - 1)) << 18;
  325. /* insert CTP value */
  326. /* tmp |= ((unsigned long)(trc_clocks - trp_clocks - trcd_clocks - 1)) << 16; */
  327. tmp |= ((unsigned long) (trc_clocks - trp_clocks - trcd_clocks)) << 16;
  328. /* insert LDF (always 01) */
  329. tmp |= ((unsigned long) 0x01) << 14;
  330. /* insert RFTA value */
  331. tmp |= ((unsigned long) (trc_clocks - 4)) << 2;
  332. /* insert RCD value */
  333. tmp |= ((unsigned long) (trcd_clocks - 1)) << 0;
  334. #ifdef SDRAM_DEBUG
  335. serial_puts ("sdtr: ");
  336. write_4hex (tmp);
  337. serial_puts ("\n");
  338. #endif
  339. /* write SDRAM timing register */
  340. mtdcr (SDRAM0_CFGADDR, SDRAM0_TR);
  341. mtdcr (SDRAM0_CFGDATA, tmp);
  342. baseaddr = CONFIG_SYS_SDRAM_BASE;
  343. bank_size = (((unsigned long) density) << 22) / 2;
  344. /* insert AM value */
  345. tmp = ((unsigned long) t->mode - 1) << 13;
  346. /* insert SZ value; */
  347. switch (bank_size) {
  348. case 0x00400000:
  349. tmp |= ((unsigned long) 0x00) << 17;
  350. break;
  351. case 0x00800000:
  352. tmp |= ((unsigned long) 0x01) << 17;
  353. break;
  354. case 0x01000000:
  355. tmp |= ((unsigned long) 0x02) << 17;
  356. break;
  357. case 0x02000000:
  358. tmp |= ((unsigned long) 0x03) << 17;
  359. break;
  360. case 0x04000000:
  361. tmp |= ((unsigned long) 0x04) << 17;
  362. break;
  363. case 0x08000000:
  364. tmp |= ((unsigned long) 0x05) << 17;
  365. break;
  366. case 0x10000000:
  367. tmp |= ((unsigned long) 0x06) << 17;
  368. break;
  369. default:
  370. SDRAM_err ("unsupported SDRAM");
  371. } /* endswitch */
  372. /* get SDRAM bank 0 register */
  373. mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR);
  374. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  375. bank |= (baseaddr | tmp | 0x01);
  376. #ifdef SDRAM_DEBUG
  377. serial_puts ("bank0: baseaddr: ");
  378. write_4hex (baseaddr);
  379. serial_puts (" banksize: ");
  380. write_4hex (bank_size);
  381. serial_puts (" mb0cf: ");
  382. write_4hex (bank);
  383. serial_puts ("\n");
  384. #endif
  385. baseaddr += bank_size;
  386. sdram_size += bank_size;
  387. /* write SDRAM bank 0 register */
  388. mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR);
  389. mtdcr (SDRAM0_CFGDATA, bank);
  390. /* get SDRAM bank 1 register */
  391. mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR);
  392. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  393. sdram_size = 0;
  394. #ifdef SDRAM_DEBUG
  395. serial_puts ("bank1: baseaddr: ");
  396. write_4hex (baseaddr);
  397. serial_puts (" banksize: ");
  398. write_4hex (bank_size);
  399. #endif
  400. if (banks == 2) {
  401. bank |= (baseaddr | tmp | 0x01);
  402. baseaddr += bank_size;
  403. sdram_size += bank_size;
  404. } /* endif */
  405. #ifdef SDRAM_DEBUG
  406. serial_puts (" mb1cf: ");
  407. write_4hex (bank);
  408. serial_puts ("\n");
  409. #endif
  410. /* write SDRAM bank 1 register */
  411. mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR);
  412. mtdcr (SDRAM0_CFGDATA, bank);
  413. /* get SDRAM bank 2 register */
  414. mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR);
  415. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  416. bank |= (baseaddr | tmp | 0x01);
  417. #ifdef SDRAM_DEBUG
  418. serial_puts ("bank2: baseaddr: ");
  419. write_4hex (baseaddr);
  420. serial_puts (" banksize: ");
  421. write_4hex (bank_size);
  422. serial_puts (" mb2cf: ");
  423. write_4hex (bank);
  424. serial_puts ("\n");
  425. #endif
  426. baseaddr += bank_size;
  427. sdram_size += bank_size;
  428. /* write SDRAM bank 2 register */
  429. mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR);
  430. mtdcr (SDRAM0_CFGDATA, bank);
  431. /* get SDRAM bank 3 register */
  432. mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR);
  433. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  434. #ifdef SDRAM_DEBUG
  435. serial_puts ("bank3: baseaddr: ");
  436. write_4hex (baseaddr);
  437. serial_puts (" banksize: ");
  438. write_4hex (bank_size);
  439. #endif
  440. if (banks == 2) {
  441. bank |= (baseaddr | tmp | 0x01);
  442. baseaddr += bank_size;
  443. sdram_size += bank_size;
  444. }
  445. /* endif */
  446. #ifdef SDRAM_DEBUG
  447. serial_puts (" mb3cf: ");
  448. write_4hex (bank);
  449. serial_puts ("\n");
  450. #endif
  451. /* write SDRAM bank 3 register */
  452. mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR);
  453. mtdcr (SDRAM0_CFGDATA, bank);
  454. /* get SDRAM refresh interval register */
  455. mtdcr (SDRAM0_CFGADDR, SDRAM0_RTR);
  456. tmp = mfdcr (SDRAM0_CFGDATA) & ~0x3FF80000;
  457. if (tmemclk < NSto10PS (16))
  458. tmp |= 0x05F00000;
  459. else
  460. tmp |= 0x03F80000;
  461. /* write SDRAM refresh interval register */
  462. mtdcr (SDRAM0_CFGADDR, SDRAM0_RTR);
  463. mtdcr (SDRAM0_CFGDATA, tmp);
  464. /* enable SDRAM controller with no ECC, 32-bit SDRAM width, 16 byte burst */
  465. mtdcr (SDRAM0_CFGADDR, SDRAM0_CFG);
  466. tmp = (mfdcr (SDRAM0_CFGDATA) & ~0xFFE00000) | 0x80E00000;
  467. mtdcr (SDRAM0_CFGADDR, SDRAM0_CFG);
  468. mtdcr (SDRAM0_CFGDATA, tmp);
  469. /*-------------------------------------------------------------------------+
  470. | Interrupt controller setup for the PIP405 board.
  471. | Note: IRQ 0-15 405GP internally generated; active high; level sensitive
  472. | IRQ 16 405GP internally generated; active low; level sensitive
  473. | IRQ 17-24 RESERVED
  474. | IRQ 25 (EXT IRQ 0) SouthBridg; active low; level sensitive
  475. | IRQ 26 (EXT IRQ 1) NMI: active low; level sensitive
  476. | IRQ 27 (EXT IRQ 2) SMI: active Low; level sensitive
  477. | IRQ 28 (EXT IRQ 3) PCI SLOT 3; active low; level sensitive
  478. | IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  479. | IRQ 30 (EXT IRQ 5) PCI SLOT 1; active low; level sensitive
  480. | IRQ 31 (EXT IRQ 6) PCI SLOT 0; active low; level sensitive
  481. | Note for PIP405 board:
  482. | An interrupt taken for the SouthBridge (IRQ 25) indicates that
  483. | the Interrupt Controller in the South Bridge has caused the
  484. | interrupt. The IC must be read to determine which device
  485. | caused the interrupt.
  486. |
  487. +-------------------------------------------------------------------------*/
  488. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  489. mtdcr (UIC0ER, 0x00000000); /* disable all ints */
  490. mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical (for now) */
  491. mtdcr (UIC0PR, 0xFFFFFF80); /* set int polarities */
  492. mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */
  493. mtdcr (UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest priority */
  494. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  495. return 0;
  496. }
  497. int board_early_init_r(void)
  498. {
  499. int mode;
  500. /*
  501. * since we are relocated, we can finally enable i-cache
  502. * and set up the flash CS correctly
  503. */
  504. icache_enable();
  505. setup_cs_reloc();
  506. /* get and display boot mode */
  507. mode = get_boot_mode();
  508. if (mode & BOOT_PCI)
  509. printf("PCI Boot %s Map\n", (mode & BOOT_MPS) ?
  510. "MPS" : "Flash");
  511. else
  512. printf("%s Boot\n", (mode & BOOT_MPS) ?
  513. "MPS" : "Flash");
  514. return 0;
  515. }
  516. /* ------------------------------------------------------------------------- */
  517. /*
  518. * Check Board Identity:
  519. */
  520. int checkboard (void)
  521. {
  522. char s[50];
  523. unsigned char bc;
  524. int i;
  525. backup_t *b = (backup_t *) s;
  526. puts ("Board: ");
  527. i = getenv_f("serial#", (char *)s, 32);
  528. if ((i == 0) || strncmp ((char *)s, "PIP405", 6)) {
  529. get_backup_values (b);
  530. if (strncmp (b->signature, "MPL\0", 4) != 0) {
  531. puts ("### No HW ID - assuming PIP405");
  532. } else {
  533. b->serial_name[6] = 0;
  534. printf ("%s SN: %s", b->serial_name,
  535. &b->serial_name[7]);
  536. }
  537. } else {
  538. s[6] = 0;
  539. printf ("%s SN: %s", s, &s[7]);
  540. }
  541. bc = in8 (CONFIG_PORT_ADDR);
  542. printf (" Boot Config: 0x%x\n", bc);
  543. return (0);
  544. }
  545. /* ------------------------------------------------------------------------- */
  546. /* ------------------------------------------------------------------------- */
  547. /*
  548. initdram(int board_type) reads EEPROM via I2c. EEPROM contains all of
  549. the necessary info for SDRAM controller configuration
  550. */
  551. /* ------------------------------------------------------------------------- */
  552. /* ------------------------------------------------------------------------- */
  553. static int test_dram (unsigned long ramsize);
  554. phys_size_t initdram (int board_type)
  555. {
  556. unsigned long bank_reg[4], tmp, bank_size;
  557. int i, ds;
  558. unsigned long TotalSize;
  559. ds = 0;
  560. /* since the DRAM controller is allready set up,
  561. * calculate the size with the bank registers
  562. */
  563. mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR);
  564. bank_reg[0] = mfdcr (SDRAM0_CFGDATA);
  565. mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR);
  566. bank_reg[1] = mfdcr (SDRAM0_CFGDATA);
  567. mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR);
  568. bank_reg[2] = mfdcr (SDRAM0_CFGDATA);
  569. mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR);
  570. bank_reg[3] = mfdcr (SDRAM0_CFGDATA);
  571. TotalSize = 0;
  572. for (i = 0; i < 4; i++) {
  573. if ((bank_reg[i] & 0x1) == 0x1) {
  574. tmp = (bank_reg[i] >> 17) & 0x7;
  575. bank_size = 4 << tmp;
  576. TotalSize += bank_size;
  577. } else
  578. ds = 1;
  579. }
  580. if (ds == 1)
  581. printf ("single-sided DIMM ");
  582. else
  583. printf ("double-sided DIMM ");
  584. test_dram (TotalSize * 1024 * 1024);
  585. /* bank 2 (SDRAM Clock 2) is not usable if 133MHz SDRAM IF */
  586. (void) get_clocks();
  587. if (gd->cpu_clk > 220000000)
  588. TotalSize /= 2;
  589. return (TotalSize * 1024 * 1024);
  590. }
  591. /* ------------------------------------------------------------------------- */
  592. static int test_dram (unsigned long ramsize)
  593. {
  594. /* not yet implemented */
  595. return (1);
  596. }
  597. int misc_init_r (void)
  598. {
  599. /* adjust flash start and size as well as the offset */
  600. gd->bd->bi_flashstart=0-flash_info[0].size;
  601. gd->bd->bi_flashsize=flash_info[0].size-CONFIG_SYS_MONITOR_LEN;
  602. gd->bd->bi_flashoffset=0;
  603. /* if PIP405 has booted from PCI, reset CCR0[24] as described in errata PCI_18 */
  604. if (mfdcr(CPC0_PSR) & PSR_ROM_LOC)
  605. mtspr(SPRN_CCR0, (mfspr(SPRN_CCR0) & ~0x80));
  606. return (0);
  607. }
  608. /***************************************************************************
  609. * some helping routines
  610. */
  611. int overwrite_console (void)
  612. {
  613. return (in8 (CONFIG_PORT_ADDR) & 0x1); /* return TRUE if console should be overwritten */
  614. }
  615. extern int isa_init (void);
  616. void print_pip405_rev (void)
  617. {
  618. unsigned char part, vers, cfg;
  619. part = in8 (PLD_PART_REG);
  620. vers = in8 (PLD_VERS_REG);
  621. cfg = in8 (PLD_BOARD_CFG_REG);
  622. printf ("Rev: PIP405-%d Rev %c PLD%d %d PLD%d %d\n",
  623. 16 - ((cfg >> 4) & 0xf), (cfg & 0xf) + 'A', part & 0xf,
  624. vers & 0xf, (part >> 4) & 0xf, (vers >> 4) & 0xf);
  625. }
  626. extern void check_env(void);
  627. int last_stage_init (void)
  628. {
  629. print_pip405_rev ();
  630. isa_init ();
  631. stdio_print_current_devices ();
  632. check_env();
  633. return 0;
  634. }
  635. /************************************************************************
  636. * Print PIP405 Info
  637. ************************************************************************/
  638. void print_pip405_info (void)
  639. {
  640. unsigned char part, vers, cfg, ledu, sysman, flashcom, can, serpwr,
  641. compwr, nicvga, scsirst;
  642. part = in8 (PLD_PART_REG);
  643. vers = in8 (PLD_VERS_REG);
  644. cfg = in8 (PLD_BOARD_CFG_REG);
  645. ledu = in8 (PLD_LED_USER_REG);
  646. sysman = in8 (PLD_SYS_MAN_REG);
  647. flashcom = in8 (PLD_FLASH_COM_REG);
  648. can = in8 (PLD_CAN_REG);
  649. serpwr = in8 (PLD_SER_PWR_REG);
  650. compwr = in8 (PLD_COM_PWR_REG);
  651. nicvga = in8 (PLD_NIC_VGA_REG);
  652. scsirst = in8 (PLD_SCSI_RST_REG);
  653. printf ("PLD Part %d version %d\n",
  654. part & 0xf, vers & 0xf);
  655. printf ("PLD Part %d version %d\n",
  656. (part >> 4) & 0xf, (vers >> 4) & 0xf);
  657. printf ("Board Revision %c\n", (cfg & 0xf) + 'A');
  658. printf ("Population Options %d %d %d %d\n",
  659. (cfg >> 4) & 0x1, (cfg >> 5) & 0x1,
  660. (cfg >> 6) & 0x1, (cfg >> 7) & 0x1);
  661. printf ("User LED0 %s User LED1 %s\n",
  662. ((ledu & 0x1) == 0x1) ? "on" : "off",
  663. ((ledu & 0x2) == 0x2) ? "on" : "off");
  664. printf ("Additionally Options %d %d\n",
  665. (ledu >> 2) & 0x1, (ledu >> 3) & 0x1);
  666. printf ("User Config Switch %d %d %d %d\n",
  667. (ledu >> 4) & 0x1, (ledu >> 5) & 0x1,
  668. (ledu >> 6) & 0x1, (ledu >> 7) & 0x1);
  669. switch (sysman & 0x3) {
  670. case 0:
  671. printf ("PCI Clocks are running\n");
  672. break;
  673. case 1:
  674. printf ("PCI Clocks are stopped in POS State\n");
  675. break;
  676. case 2:
  677. printf ("PCI Clocks are stopped when PCI_STP# is asserted\n");
  678. break;
  679. case 3:
  680. printf ("PCI Clocks are stopped\n");
  681. break;
  682. }
  683. switch ((sysman >> 2) & 0x3) {
  684. case 0:
  685. printf ("Main Clocks are running\n");
  686. break;
  687. case 1:
  688. printf ("Main Clocks are stopped in POS State\n");
  689. break;
  690. case 2:
  691. case 3:
  692. printf ("PCI Clocks are stopped\n");
  693. break;
  694. }
  695. printf ("INIT asserts %sINT2# (SMI)\n",
  696. ((sysman & 0x10) == 0x10) ? "" : "not ");
  697. printf ("INIT asserts %sINT1# (NMI)\n",
  698. ((sysman & 0x20) == 0x20) ? "" : "not ");
  699. printf ("INIT occured %d\n", (sysman >> 6) & 0x1);
  700. printf ("SER1 is routed to %s\n",
  701. ((flashcom & 0x1) == 0x1) ? "RS485" : "RS232");
  702. printf ("COM2 is routed to %s\n",
  703. ((flashcom & 0x2) == 0x2) ? "RS485" : "RS232");
  704. printf ("RS485 is configured as %s duplex\n",
  705. ((flashcom & 0x4) == 0x4) ? "full" : "half");
  706. printf ("RS485 is connected to %s\n",
  707. ((flashcom & 0x8) == 0x8) ? "COM1" : "COM2");
  708. printf ("SER1 uses handshakes %s\n",
  709. ((flashcom & 0x10) == 0x10) ? "DTR/DSR" : "RTS/CTS");
  710. printf ("Bootflash is %swriteprotected\n",
  711. ((flashcom & 0x20) == 0x20) ? "not " : "");
  712. printf ("Bootflash VPP is %s\n",
  713. ((flashcom & 0x40) == 0x40) ? "on" : "off");
  714. printf ("Bootsector is %swriteprotected\n",
  715. ((flashcom & 0x80) == 0x80) ? "not " : "");
  716. switch ((can) & 0x3) {
  717. case 0:
  718. printf ("CAN Controller is on address 0x1000..0x10FF\n");
  719. break;
  720. case 1:
  721. printf ("CAN Controller is on address 0x8000..0x80FF\n");
  722. break;
  723. case 2:
  724. printf ("CAN Controller is on address 0xE000..0xE0FF\n");
  725. break;
  726. case 3:
  727. printf ("CAN Controller is disabled\n");
  728. break;
  729. }
  730. switch ((can >> 2) & 0x3) {
  731. case 0:
  732. printf ("CAN Controller Reset is ISA Reset\n");
  733. break;
  734. case 1:
  735. printf ("CAN Controller Reset is ISA Reset and POS State\n");
  736. break;
  737. case 2:
  738. case 3:
  739. printf ("CAN Controller is in reset\n");
  740. break;
  741. }
  742. if (((can >> 4) < 3) || ((can >> 4) == 8) || ((can >> 4) == 13))
  743. printf ("CAN Interrupt is disabled\n");
  744. else
  745. printf ("CAN Interrupt is ISA INT%d\n", (can >> 4) & 0xf);
  746. switch (serpwr & 0x3) {
  747. case 0:
  748. printf ("SER0 Drivers are enabled\n");
  749. break;
  750. case 1:
  751. printf ("SER0 Drivers are disabled in the POS state\n");
  752. break;
  753. case 2:
  754. case 3:
  755. printf ("SER0 Drivers are disabled\n");
  756. break;
  757. }
  758. switch ((serpwr >> 2) & 0x3) {
  759. case 0:
  760. printf ("SER1 Drivers are enabled\n");
  761. break;
  762. case 1:
  763. printf ("SER1 Drivers are disabled in the POS state\n");
  764. break;
  765. case 2:
  766. case 3:
  767. printf ("SER1 Drivers are disabled\n");
  768. break;
  769. }
  770. switch (compwr & 0x3) {
  771. case 0:
  772. printf ("COM1 Drivers are enabled\n");
  773. break;
  774. case 1:
  775. printf ("COM1 Drivers are disabled in the POS state\n");
  776. break;
  777. case 2:
  778. case 3:
  779. printf ("COM1 Drivers are disabled\n");
  780. break;
  781. }
  782. switch ((compwr >> 2) & 0x3) {
  783. case 0:
  784. printf ("COM2 Drivers are enabled\n");
  785. break;
  786. case 1:
  787. printf ("COM2 Drivers are disabled in the POS state\n");
  788. break;
  789. case 2:
  790. case 3:
  791. printf ("COM2 Drivers are disabled\n");
  792. break;
  793. }
  794. switch ((nicvga) & 0x3) {
  795. case 0:
  796. printf ("PHY is running\n");
  797. break;
  798. case 1:
  799. printf ("PHY is in Power save mode in POS state\n");
  800. break;
  801. case 2:
  802. case 3:
  803. printf ("PHY is in Power save mode\n");
  804. break;
  805. }
  806. switch ((nicvga >> 2) & 0x3) {
  807. case 0:
  808. printf ("VGA is running\n");
  809. break;
  810. case 1:
  811. printf ("VGA is in Power save mode in POS state\n");
  812. break;
  813. case 2:
  814. case 3:
  815. printf ("VGA is in Power save mode\n");
  816. break;
  817. }
  818. printf ("PHY is %sreseted\n", ((nicvga & 0x10) == 0x10) ? "" : "not ");
  819. printf ("VGA is %sreseted\n", ((nicvga & 0x20) == 0x20) ? "" : "not ");
  820. printf ("Reserved Configuration is %d %d\n", (nicvga >> 6) & 0x1,
  821. (nicvga >> 7) & 0x1);
  822. switch ((scsirst) & 0x3) {
  823. case 0:
  824. printf ("SCSI Controller is running\n");
  825. break;
  826. case 1:
  827. printf ("SCSI Controller is in Power save mode in POS state\n");
  828. break;
  829. case 2:
  830. case 3:
  831. printf ("SCSI Controller is in Power save mode\n");
  832. break;
  833. }
  834. printf ("SCSI termination is %s\n",
  835. ((scsirst & 0x4) == 0x4) ? "disabled" : "enabled");
  836. printf ("SCSI Controller is %sreseted\n",
  837. ((scsirst & 0x10) == 0x10) ? "" : "not ");
  838. printf ("IDE disks are %sreseted\n",
  839. ((scsirst & 0x20) == 0x20) ? "" : "not ");
  840. printf ("ISA Bus is %sreseted\n",
  841. ((scsirst & 0x40) == 0x40) ? "" : "not ");
  842. printf ("Super IO is %sreseted\n",
  843. ((scsirst & 0x80) == 0x80) ? "" : "not ");
  844. }
  845. void user_led0 (unsigned char on)
  846. {
  847. if (on == TRUE)
  848. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) | 0x1));
  849. else
  850. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) & 0xfe));
  851. }
  852. void user_led1 (unsigned char on)
  853. {
  854. if (on == TRUE)
  855. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) | 0x2));
  856. else
  857. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) & 0xfd));
  858. }
  859. void ide_set_reset (int idereset)
  860. {
  861. /* if reset = 1 IDE reset will be asserted */
  862. unsigned char resreg;
  863. resreg = in8 (PLD_SCSI_RST_REG);
  864. if (idereset == 1)
  865. resreg |= 0x20;
  866. else {
  867. udelay(10000);
  868. resreg &= 0xdf;
  869. }
  870. out8 (PLD_SCSI_RST_REG, resreg);
  871. }