am3517_evm.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * am3517_evm.h - Default configuration for AM3517 EVM board.
  3. *
  4. * Author: Vaibhav Hiremath <hvaibhav@ti.com>
  5. *
  6. * Based on omap3_evm_config.h
  7. *
  8. * Copyright (C) 2010 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*
  27. * High Level Configuration Options
  28. */
  29. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  30. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  31. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  32. #define CONFIG_OMAP3_AM3517EVM 1 /* working with AM3517EVM */
  33. #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
  34. #include <asm/arch/cpu.h> /* get chip and board defs */
  35. #include <asm/arch/omap3.h>
  36. /*
  37. * Display CPU and Board information
  38. */
  39. #define CONFIG_DISPLAY_CPUINFO 1
  40. #define CONFIG_DISPLAY_BOARDINFO 1
  41. /* Clock Defines */
  42. #define V_OSCK 26000000 /* Clock output from T2 */
  43. #define V_SCLK (V_OSCK >> 1)
  44. #undef CONFIG_USE_IRQ /* no support for IRQs */
  45. #define CONFIG_MISC_INIT_R
  46. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  47. #define CONFIG_SETUP_MEMORY_TAGS 1
  48. #define CONFIG_INITRD_TAG 1
  49. #define CONFIG_REVISION_TAG 1
  50. /*
  51. * Size of malloc() pool
  52. */
  53. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
  54. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  55. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  56. /* initial data */
  57. /*
  58. * DDR related
  59. */
  60. #define CONFIG_OMAP3_MICRON_DDR 1 /* Micron DDR */
  61. #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
  62. /*
  63. * Hardware drivers
  64. */
  65. /*
  66. * NS16550 Configuration
  67. */
  68. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  69. #define CONFIG_SYS_NS16550
  70. #define CONFIG_SYS_NS16550_SERIAL
  71. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  72. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  73. /*
  74. * select serial console configuration
  75. */
  76. #define CONFIG_CONS_INDEX 3
  77. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  78. #define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */
  79. /* allow to overwrite serial and ethaddr */
  80. #define CONFIG_ENV_OVERWRITE
  81. #define CONFIG_BAUDRATE 115200
  82. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  83. 115200}
  84. #define CONFIG_MMC 1
  85. #define CONFIG_OMAP3_MMC 1
  86. #define CONFIG_DOS_PARTITION 1
  87. /* commands to include */
  88. #include <config_cmd_default.h>
  89. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  90. #define CONFIG_CMD_FAT /* FAT support */
  91. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  92. #define CONFIG_CMD_I2C /* I2C serial bus support */
  93. #define CONFIG_CMD_MMC /* MMC support */
  94. #define CONFIG_CMD_NAND /* NAND support */
  95. #define CONFIG_CMD_DHCP
  96. #define CONFIG_CMD_PING
  97. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  98. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  99. #undef CONFIG_CMD_IMI /* iminfo */
  100. #undef CONFIG_CMD_IMLS /* List all found images */
  101. #define CONFIG_SYS_NO_FLASH
  102. #define CONFIG_HARD_I2C 1
  103. #define CONFIG_SYS_I2C_SPEED 100000
  104. #define CONFIG_SYS_I2C_SLAVE 1
  105. #define CONFIG_SYS_I2C_BUS 0
  106. #define CONFIG_SYS_I2C_BUS_SELECT 1
  107. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  108. #undef CONFIG_CMD_NET
  109. /*
  110. * Board NAND Info.
  111. */
  112. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  113. /* to access nand */
  114. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  115. /* to access */
  116. /* nand at CS0 */
  117. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  118. /* NAND devices */
  119. #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
  120. #define CONFIG_JFFS2_NAND
  121. /* nand device jffs2 lives on */
  122. #define CONFIG_JFFS2_DEV "nand0"
  123. /* start of jffs2 partition */
  124. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  125. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  126. /* Environment information */
  127. #define CONFIG_BOOTDELAY 10
  128. #define CONFIG_BOOTFILE uImage
  129. #define CONFIG_EXTRA_ENV_SETTINGS \
  130. "loadaddr=0x82000000\0" \
  131. "console=ttyS2,115200n8\0" \
  132. "mmcargs=setenv bootargs console=${console} " \
  133. "root=/dev/mmcblk0p2 rw " \
  134. "rootfstype=ext3 rootwait\0" \
  135. "nandargs=setenv bootargs console=${console} " \
  136. "root=/dev/mtdblock4 rw " \
  137. "rootfstype=jffs2\0" \
  138. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  139. "bootscript=echo Running bootscript from mmc ...; " \
  140. "source ${loadaddr}\0" \
  141. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  142. "mmcboot=echo Booting from mmc ...; " \
  143. "run mmcargs; " \
  144. "bootm ${loadaddr}\0" \
  145. "nandboot=echo Booting from nand ...; " \
  146. "run nandargs; " \
  147. "nand read ${loadaddr} 280000 400000; " \
  148. "bootm ${loadaddr}\0" \
  149. #define CONFIG_BOOTCOMMAND \
  150. "if mmc init; then " \
  151. "if run loadbootscript; then " \
  152. "run bootscript; " \
  153. "else " \
  154. "if run loaduimage; then " \
  155. "run mmcboot; " \
  156. "else run nandboot; " \
  157. "fi; " \
  158. "fi; " \
  159. "else run nandboot; fi"
  160. #define CONFIG_AUTO_COMPLETE 1
  161. /*
  162. * Miscellaneous configurable options
  163. */
  164. #define V_PROMPT "AM3517_EVM # "
  165. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  166. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  167. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  168. #define CONFIG_SYS_PROMPT V_PROMPT
  169. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  170. /* Print Buffer Size */
  171. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  172. sizeof(CONFIG_SYS_PROMPT) + 16)
  173. #define CONFIG_SYS_MAXARGS 32 /* max number of command */
  174. /* args */
  175. /* Boot Argument Buffer Size */
  176. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  177. /* memtest works on */
  178. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  179. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  180. 0x01F00000) /* 31MB */
  181. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  182. /* address */
  183. /*
  184. * AM3517 has 12 GP timers, they can be driven by the system clock
  185. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  186. * This rate is divided by a local divisor.
  187. */
  188. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  189. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  190. #define CONFIG_SYS_HZ 1000
  191. /*-----------------------------------------------------------------------
  192. * Stack sizes
  193. *
  194. * The stack sizes are set up in start.S using the settings below
  195. */
  196. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  197. #ifdef CONFIG_USE_IRQ
  198. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  199. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  200. #endif
  201. /*-----------------------------------------------------------------------
  202. * Physical Memory Map
  203. */
  204. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  205. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  206. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  207. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  208. /* SDRAM Bank Allocation method */
  209. #define SDRC_R_B_C 1
  210. /*-----------------------------------------------------------------------
  211. * FLASH and environment organization
  212. */
  213. /* **** PISMO SUPPORT *** */
  214. /* Configure the PISMO */
  215. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  216. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  217. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
  218. /* on one chip */
  219. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  220. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  221. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  222. /* Monitor at start of flash */
  223. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  224. #define CONFIG_NAND_OMAP_GPMC
  225. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  226. #define CONFIG_ENV_IS_IN_NAND 1
  227. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  228. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  229. #define CONFIG_ENV_OFFSET boot_flash_off
  230. #define CONFIG_ENV_ADDR boot_flash_env_addr
  231. /*-----------------------------------------------------------------------
  232. * CFI FLASH driver setup
  233. */
  234. /* timeout values are in ticks */
  235. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  236. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  237. /* Flash banks JFFS2 should use */
  238. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  239. CONFIG_SYS_MAX_NAND_DEVICE)
  240. #define CONFIG_SYS_JFFS2_MEM_NAND
  241. /* use flash_info[2] */
  242. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  243. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  244. #ifndef __ASSEMBLY__
  245. extern unsigned int boot_flash_base;
  246. extern volatile unsigned int boot_flash_env_addr;
  247. extern unsigned int boot_flash_off;
  248. extern unsigned int boot_flash_sec;
  249. extern unsigned int boot_flash_type;
  250. #endif
  251. #endif /* __CONFIG_H */