cpu_init.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <sata.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_law.h>
  36. #include <asm/fsl_serdes.h>
  37. #include "mp.h"
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #ifdef CONFIG_MPC8536
  40. extern void fsl_serdes_init(void);
  41. #endif
  42. #ifdef CONFIG_QE
  43. extern qe_iop_conf_t qe_iop_conf_tab[];
  44. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  45. int open_drain, int assign);
  46. extern void qe_init(uint qe_base);
  47. extern void qe_reset(void);
  48. static void config_qe_ioports(void)
  49. {
  50. u8 port, pin;
  51. int dir, open_drain, assign;
  52. int i;
  53. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  54. port = qe_iop_conf_tab[i].port;
  55. pin = qe_iop_conf_tab[i].pin;
  56. dir = qe_iop_conf_tab[i].dir;
  57. open_drain = qe_iop_conf_tab[i].open_drain;
  58. assign = qe_iop_conf_tab[i].assign;
  59. qe_config_iopin(port, pin, dir, open_drain, assign);
  60. }
  61. }
  62. #endif
  63. #ifdef CONFIG_CPM2
  64. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  65. {
  66. int portnum;
  67. for (portnum = 0; portnum < 4; portnum++) {
  68. uint pmsk = 0,
  69. ppar = 0,
  70. psor = 0,
  71. pdir = 0,
  72. podr = 0,
  73. pdat = 0;
  74. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  75. iop_conf_t *eiopc = iopc + 32;
  76. uint msk = 1;
  77. /*
  78. * NOTE:
  79. * index 0 refers to pin 31,
  80. * index 31 refers to pin 0
  81. */
  82. while (iopc < eiopc) {
  83. if (iopc->conf) {
  84. pmsk |= msk;
  85. if (iopc->ppar)
  86. ppar |= msk;
  87. if (iopc->psor)
  88. psor |= msk;
  89. if (iopc->pdir)
  90. pdir |= msk;
  91. if (iopc->podr)
  92. podr |= msk;
  93. if (iopc->pdat)
  94. pdat |= msk;
  95. }
  96. msk <<= 1;
  97. iopc++;
  98. }
  99. if (pmsk != 0) {
  100. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  101. uint tpmsk = ~pmsk;
  102. /*
  103. * the (somewhat confused) paragraph at the
  104. * bottom of page 35-5 warns that there might
  105. * be "unknown behaviour" when programming
  106. * PSORx and PDIRx, if PPARx = 1, so I
  107. * decided this meant I had to disable the
  108. * dedicated function first, and enable it
  109. * last.
  110. */
  111. iop->ppar &= tpmsk;
  112. iop->psor = (iop->psor & tpmsk) | psor;
  113. iop->podr = (iop->podr & tpmsk) | podr;
  114. iop->pdat = (iop->pdat & tpmsk) | pdat;
  115. iop->pdir = (iop->pdir & tpmsk) | pdir;
  116. iop->ppar |= ppar;
  117. }
  118. }
  119. }
  120. #endif
  121. /*
  122. * Breathe some life into the CPU...
  123. *
  124. * Set up the memory map
  125. * initialize a bunch of registers
  126. */
  127. #ifdef CONFIG_FSL_CORENET
  128. static void corenet_tb_init(void)
  129. {
  130. volatile ccsr_rcpm_t *rcpm =
  131. (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  132. volatile ccsr_pic_t *pic =
  133. (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
  134. u32 whoami = in_be32(&pic->whoami);
  135. /* Enable the timebase register for this core */
  136. out_be32(&rcpm->ctbenrl, (1 << whoami));
  137. }
  138. #endif
  139. void cpu_init_f (void)
  140. {
  141. volatile ccsr_lbc_t *memctl = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  142. extern void m8560_cpm_reset (void);
  143. #ifdef CONFIG_MPC8548
  144. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  145. uint svr = get_svr();
  146. /*
  147. * CPU2 errata workaround: A core hang possible while executing
  148. * a msync instruction and a snoopable transaction from an I/O
  149. * master tagged to make quick forward progress is present.
  150. * Fixed in silicon rev 2.1.
  151. */
  152. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  153. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  154. #endif
  155. disable_tlb(14);
  156. disable_tlb(15);
  157. #ifdef CONFIG_CPM2
  158. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  159. #endif
  160. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  161. * addresses - these have to be modified later when FLASH size
  162. * has been determined
  163. */
  164. #if defined(CONFIG_SYS_OR0_REMAP)
  165. out_be32(&memctl->or0, CONFIG_SYS_OR0_REMAP);
  166. #endif
  167. #if defined(CONFIG_SYS_OR1_REMAP)
  168. out_be32(&memctl->or1, CONFIG_SYS_OR1_REMAP);
  169. #endif
  170. /* now restrict to preliminary range */
  171. /* if cs1 is already set via debugger, leave cs0/cs1 alone */
  172. if (! memctl->br1 & 1) {
  173. #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
  174. out_be32(&memctl->br0, CONFIG_SYS_BR0_PRELIM);
  175. out_be32(&memctl->or0, CONFIG_SYS_OR0_PRELIM);
  176. #endif
  177. #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
  178. out_be32(&memctl->or1, CONFIG_SYS_OR1_PRELIM);
  179. out_be32(&memctl->br1, CONFIG_SYS_BR1_PRELIM);
  180. #endif
  181. }
  182. #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
  183. out_be32(&memctl->or2, CONFIG_SYS_OR2_PRELIM);
  184. out_be32(&memctl->br2, CONFIG_SYS_BR2_PRELIM);
  185. #endif
  186. #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
  187. out_be32(&memctl->or3, CONFIG_SYS_OR3_PRELIM);
  188. out_be32(&memctl->br3, CONFIG_SYS_BR3_PRELIM);
  189. #endif
  190. #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
  191. out_be32(&memctl->or4, CONFIG_SYS_OR4_PRELIM);
  192. out_be32(&memctl->br4, CONFIG_SYS_BR4_PRELIM);
  193. #endif
  194. #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
  195. out_be32(&memctl->or5, CONFIG_SYS_OR5_PRELIM);
  196. out_be32(&memctl->br5, CONFIG_SYS_BR5_PRELIM);
  197. #endif
  198. #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
  199. out_be32(&memctl->or6, CONFIG_SYS_OR6_PRELIM);
  200. out_be32(&memctl->br6, CONFIG_SYS_BR6_PRELIM);
  201. #endif
  202. #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
  203. out_be32(&memctl->or7, CONFIG_SYS_OR7_PRELIM);
  204. out_be32(&memctl->br7, CONFIG_SYS_BR7_PRELIM);
  205. #endif
  206. #if defined(CONFIG_CPM2)
  207. m8560_cpm_reset();
  208. #endif
  209. #ifdef CONFIG_QE
  210. /* Config QE ioports */
  211. config_qe_ioports();
  212. #endif
  213. #if defined(CONFIG_MPC8536)
  214. fsl_serdes_init();
  215. #endif
  216. #if defined(CONFIG_FSL_DMA)
  217. dma_init();
  218. #endif
  219. #ifdef CONFIG_FSL_CORENET
  220. corenet_tb_init();
  221. #endif
  222. init_used_tlb_cams();
  223. }
  224. /*
  225. * Initialize L2 as cache.
  226. *
  227. * The newer 8548, etc, parts have twice as much cache, but
  228. * use the same bit-encoding as the older 8555, etc, parts.
  229. *
  230. */
  231. int cpu_init_r(void)
  232. {
  233. #ifdef CONFIG_SYS_LBC_LCRR
  234. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  235. #endif
  236. puts ("L2: ");
  237. #if defined(CONFIG_L2_CACHE)
  238. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  239. volatile uint cache_ctl;
  240. uint svr, ver;
  241. uint l2srbar;
  242. u32 l2siz_field;
  243. svr = get_svr();
  244. ver = SVR_SOC_VER(svr);
  245. asm("msync;isync");
  246. cache_ctl = l2cache->l2ctl;
  247. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  248. if (cache_ctl & MPC85xx_L2CTL_L2E) {
  249. /* Clear L2 SRAM memory-mapped base address */
  250. out_be32(&l2cache->l2srbar0, 0x0);
  251. out_be32(&l2cache->l2srbar1, 0x0);
  252. /* set MBECCDIS=0, SBECCDIS=0 */
  253. clrbits_be32(&l2cache->l2errdis,
  254. (MPC85xx_L2ERRDIS_MBECC |
  255. MPC85xx_L2ERRDIS_SBECC));
  256. /* set L2E=0, L2SRAM=0 */
  257. clrbits_be32(&l2cache->l2ctl,
  258. (MPC85xx_L2CTL_L2E |
  259. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  260. }
  261. #endif
  262. l2siz_field = (cache_ctl >> 28) & 0x3;
  263. switch (l2siz_field) {
  264. case 0x0:
  265. printf(" unknown size (0x%08x)\n", cache_ctl);
  266. return -1;
  267. break;
  268. case 0x1:
  269. if (ver == SVR_8540 || ver == SVR_8560 ||
  270. ver == SVR_8541 || ver == SVR_8541_E ||
  271. ver == SVR_8555 || ver == SVR_8555_E) {
  272. puts("128 KB ");
  273. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  274. cache_ctl = 0xc4000000;
  275. } else {
  276. puts("256 KB ");
  277. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  278. }
  279. break;
  280. case 0x2:
  281. if (ver == SVR_8540 || ver == SVR_8560 ||
  282. ver == SVR_8541 || ver == SVR_8541_E ||
  283. ver == SVR_8555 || ver == SVR_8555_E) {
  284. puts("256 KB ");
  285. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  286. cache_ctl = 0xc8000000;
  287. } else {
  288. puts ("512 KB ");
  289. /* set L2E=1, L2I=1, & L2SRAM=0 */
  290. cache_ctl = 0xc0000000;
  291. }
  292. break;
  293. case 0x3:
  294. puts("1024 KB ");
  295. /* set L2E=1, L2I=1, & L2SRAM=0 */
  296. cache_ctl = 0xc0000000;
  297. break;
  298. }
  299. if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
  300. puts("already enabled");
  301. l2srbar = l2cache->l2srbar0;
  302. #ifdef CONFIG_SYS_INIT_L2_ADDR
  303. if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
  304. && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  305. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  306. l2cache->l2srbar0 = l2srbar;
  307. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  308. }
  309. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  310. puts("\n");
  311. } else {
  312. asm("msync;isync");
  313. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  314. asm("msync;isync");
  315. puts("enabled\n");
  316. }
  317. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  318. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  319. /* invalidate the L2 cache */
  320. mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
  321. while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
  322. ;
  323. #ifdef CONFIG_SYS_CACHE_STASHING
  324. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  325. mtspr(SPRN_L2CSR1, (32 + 1));
  326. #endif
  327. /* enable the cache */
  328. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  329. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
  330. while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
  331. ;
  332. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  333. }
  334. #else
  335. puts("disabled\n");
  336. #endif
  337. #ifdef CONFIG_QE
  338. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  339. qe_init(qe_base);
  340. qe_reset();
  341. #endif
  342. #if defined(CONFIG_MP)
  343. setup_mp();
  344. #endif
  345. #ifdef CONFIG_SYS_LBC_LCRR
  346. /*
  347. * Modify the CLKDIV field of LCRR register to improve the writing
  348. * speed for NOR flash.
  349. */
  350. clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
  351. __raw_readl(&lbc->lcrr);
  352. isync();
  353. #endif
  354. return 0;
  355. }
  356. extern void setup_ivors(void);
  357. void arch_preboot_os(void)
  358. {
  359. u32 msr;
  360. /*
  361. * We are changing interrupt offsets and are about to boot the OS so
  362. * we need to make sure we disable all async interrupts. EE is already
  363. * disabled by the time we get called.
  364. */
  365. msr = mfmsr();
  366. msr &= ~(MSR_ME|MSR_CE|MSR_DE);
  367. mtmsr(msr);
  368. setup_ivors();
  369. }
  370. #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
  371. int sata_initialize(void)
  372. {
  373. if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
  374. return __sata_initialize();
  375. return 1;
  376. }
  377. #endif