ap20.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * (C) Copyright 2010-2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include "ap20.h"
  24. #include <asm/io.h>
  25. #include <asm/arch/tegra2.h>
  26. #include <asm/arch/clk_rst.h>
  27. #include <asm/arch/clock.h>
  28. #include <asm/arch/pmc.h>
  29. #include <asm/arch/pinmux.h>
  30. #include <asm/arch/scu.h>
  31. #include <common.h>
  32. /* Returns 1 if the current CPU executing is a Cortex-A9, else 0 */
  33. static int ap20_cpu_is_cortexa9(void)
  34. {
  35. u32 id = readb(NV_PA_PG_UP_BASE + PG_UP_TAG_0);
  36. return id == (PG_UP_TAG_0_PID_CPU & 0xff);
  37. }
  38. void init_pllx(void)
  39. {
  40. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  41. struct clk_pll *pll = &clkrst->crc_pll[CLOCK_ID_XCPU];
  42. u32 reg;
  43. /* If PLLX is already enabled, just return */
  44. if (readl(&pll->pll_base) & PLL_ENABLE_MASK)
  45. return;
  46. /* Set PLLX_MISC */
  47. writel(1 << PLL_CPCON_SHIFT, &pll->pll_misc);
  48. /* Use 12MHz clock here */
  49. reg = PLL_BYPASS_MASK | (12 << PLL_DIVM_SHIFT);
  50. reg |= 1000 << PLL_DIVN_SHIFT;
  51. writel(reg, &pll->pll_base);
  52. reg |= PLL_ENABLE_MASK;
  53. writel(reg, &pll->pll_base);
  54. reg &= ~PLL_BYPASS_MASK;
  55. writel(reg, &pll->pll_base);
  56. }
  57. static void enable_cpu_clock(int enable)
  58. {
  59. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  60. u32 clk;
  61. /*
  62. * NOTE:
  63. * Regardless of whether the request is to enable or disable the CPU
  64. * clock, every processor in the CPU complex except the master (CPU 0)
  65. * will have it's clock stopped because the AVP only talks to the
  66. * master. The AVP does not know (nor does it need to know) that there
  67. * are multiple processors in the CPU complex.
  68. */
  69. if (enable) {
  70. /* Initialize PLLX */
  71. init_pllx();
  72. /* Wait until all clocks are stable */
  73. udelay(PLL_STABILIZATION_DELAY);
  74. writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol);
  75. writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div);
  76. }
  77. /*
  78. * Read the register containing the individual CPU clock enables and
  79. * always stop the clock to CPU 1.
  80. */
  81. clk = readl(&clkrst->crc_clk_cpu_cmplx);
  82. clk |= 1 << CPU1_CLK_STP_SHIFT;
  83. /* Stop/Unstop the CPU clock */
  84. clk &= ~CPU0_CLK_STP_MASK;
  85. clk |= !enable << CPU0_CLK_STP_SHIFT;
  86. writel(clk, &clkrst->crc_clk_cpu_cmplx);
  87. clock_enable(PERIPH_ID_CPU);
  88. }
  89. static int is_cpu_powered(void)
  90. {
  91. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  92. return (readl(&pmc->pmc_pwrgate_status) & CPU_PWRED) ? 1 : 0;
  93. }
  94. static void remove_cpu_io_clamps(void)
  95. {
  96. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  97. u32 reg;
  98. /* Remove the clamps on the CPU I/O signals */
  99. reg = readl(&pmc->pmc_remove_clamping);
  100. reg |= CPU_CLMP;
  101. writel(reg, &pmc->pmc_remove_clamping);
  102. /* Give I/O signals time to stabilize */
  103. udelay(IO_STABILIZATION_DELAY);
  104. }
  105. static void powerup_cpu(void)
  106. {
  107. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  108. u32 reg;
  109. int timeout = IO_STABILIZATION_DELAY;
  110. if (!is_cpu_powered()) {
  111. /* Toggle the CPU power state (OFF -> ON) */
  112. reg = readl(&pmc->pmc_pwrgate_toggle);
  113. reg &= PARTID_CP;
  114. reg |= START_CP;
  115. writel(reg, &pmc->pmc_pwrgate_toggle);
  116. /* Wait for the power to come up */
  117. while (!is_cpu_powered()) {
  118. if (timeout-- == 0)
  119. printf("CPU failed to power up!\n");
  120. else
  121. udelay(10);
  122. }
  123. /*
  124. * Remove the I/O clamps from CPU power partition.
  125. * Recommended only on a Warm boot, if the CPU partition gets
  126. * power gated. Shouldn't cause any harm when called after a
  127. * cold boot according to HW, probably just redundant.
  128. */
  129. remove_cpu_io_clamps();
  130. }
  131. }
  132. static void enable_cpu_power_rail(void)
  133. {
  134. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  135. u32 reg;
  136. reg = readl(&pmc->pmc_cntrl);
  137. reg |= CPUPWRREQ_OE;
  138. writel(reg, &pmc->pmc_cntrl);
  139. /*
  140. * The TI PMU65861C needs a 3.75ms delay between enabling
  141. * the power rail and enabling the CPU clock. This delay
  142. * between SM1EN and SM1 is for switching time + the ramp
  143. * up of the voltage to the CPU (VDD_CPU from PMU).
  144. */
  145. udelay(3750);
  146. }
  147. static void reset_A9_cpu(int reset)
  148. {
  149. /*
  150. * NOTE: Regardless of whether the request is to hold the CPU in reset
  151. * or take it out of reset, every processor in the CPU complex
  152. * except the master (CPU 0) will be held in reset because the
  153. * AVP only talks to the master. The AVP does not know that there
  154. * are multiple processors in the CPU complex.
  155. */
  156. /* Hold CPU 1 in reset, and CPU 0 if asked */
  157. reset_cmplx_set_enable(1, crc_rst_cpu | crc_rst_de | crc_rst_debug, 1);
  158. reset_cmplx_set_enable(0, crc_rst_cpu | crc_rst_de | crc_rst_debug,
  159. reset);
  160. /* Enable/Disable master CPU reset */
  161. reset_set_enable(PERIPH_ID_CPU, reset);
  162. }
  163. static void clock_enable_coresight(int enable)
  164. {
  165. u32 rst, src;
  166. clock_set_enable(PERIPH_ID_CORESIGHT, enable);
  167. reset_set_enable(PERIPH_ID_CORESIGHT, !enable);
  168. if (enable) {
  169. /*
  170. * Put CoreSight on PLLP_OUT0 (216 MHz) and divide it down by
  171. * 1.5, giving an effective frequency of 144MHz.
  172. * Set PLLP_OUT0 [bits31:30 = 00], and use a 7.1 divisor
  173. * (bits 7:0), so 00000001b == 1.5 (n+1 + .5)
  174. */
  175. src = CLK_DIVIDER(NVBL_PLLP_KHZ, 144000);
  176. clock_ll_set_source_divisor(PERIPH_ID_CSI, 0, src);
  177. /* Unlock the CPU CoreSight interfaces */
  178. rst = 0xC5ACCE55;
  179. writel(rst, CSITE_CPU_DBG0_LAR);
  180. writel(rst, CSITE_CPU_DBG1_LAR);
  181. }
  182. }
  183. void start_cpu(u32 reset_vector)
  184. {
  185. /* Enable VDD_CPU */
  186. enable_cpu_power_rail();
  187. /* Hold the CPUs in reset */
  188. reset_A9_cpu(1);
  189. /* Disable the CPU clock */
  190. enable_cpu_clock(0);
  191. /* Enable CoreSight */
  192. clock_enable_coresight(1);
  193. /*
  194. * Set the entry point for CPU execution from reset,
  195. * if it's a non-zero value.
  196. */
  197. if (reset_vector)
  198. writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
  199. /* Enable the CPU clock */
  200. enable_cpu_clock(1);
  201. /* If the CPU doesn't already have power, power it up */
  202. powerup_cpu();
  203. /* Take the CPU out of reset */
  204. reset_A9_cpu(0);
  205. }
  206. void halt_avp(void)
  207. {
  208. for (;;) {
  209. writel((HALT_COP_EVENT_JTAG | HALT_COP_EVENT_IRQ_1 \
  210. | HALT_COP_EVENT_FIQ_1 | (FLOW_MODE_STOP<<29)),
  211. FLOW_CTLR_HALT_COP_EVENTS);
  212. }
  213. }
  214. void enable_scu(void)
  215. {
  216. struct scu_ctlr *scu = (struct scu_ctlr *)NV_PA_ARM_PERIPHBASE;
  217. u32 reg;
  218. /* If SCU already setup/enabled, return */
  219. if (readl(&scu->scu_ctrl) & SCU_CTRL_ENABLE)
  220. return;
  221. /* Invalidate all ways for all processors */
  222. writel(0xFFFF, &scu->scu_inv_all);
  223. /* Enable SCU - bit 0 */
  224. reg = readl(&scu->scu_ctrl);
  225. reg |= SCU_CTRL_ENABLE;
  226. writel(reg, &scu->scu_ctrl);
  227. }
  228. void init_pmc_scratch(void)
  229. {
  230. struct pmc_ctlr *const pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  231. int i;
  232. /* SCRATCH0 is initialized by the boot ROM and shouldn't be cleared */
  233. for (i = 0; i < 23; i++)
  234. writel(0, &pmc->pmc_scratch1+i);
  235. /* ODMDATA is for kernel use to determine RAM size, LP config, etc. */
  236. writel(CONFIG_SYS_BOARD_ODMDATA, &pmc->pmc_scratch20);
  237. }
  238. void tegra2_start(void)
  239. {
  240. struct pmux_tri_ctlr *pmt = (struct pmux_tri_ctlr *)NV_PA_APB_MISC_BASE;
  241. /* If we are the AVP, start up the first Cortex-A9 */
  242. if (!ap20_cpu_is_cortexa9()) {
  243. /* enable JTAG */
  244. writel(0xC0, &pmt->pmt_cfg_ctl);
  245. /*
  246. * If we are ARM7 - give it a different stack. We are about to
  247. * start up the A9 which will want to use this one.
  248. */
  249. asm volatile("mov sp, %0\n"
  250. : : "r"(AVP_EARLY_BOOT_STACK_LIMIT));
  251. start_cpu((u32)_start);
  252. halt_avp();
  253. /* not reached */
  254. }
  255. /* Init PMC scratch memory */
  256. init_pmc_scratch();
  257. enable_scu();
  258. /* enable SMP mode and FW for CPU0, by writing to Auxiliary Ctl reg */
  259. asm volatile(
  260. "mrc p15, 0, r0, c1, c0, 1\n"
  261. "orr r0, r0, #0x41\n"
  262. "mcr p15, 0, r0, c1, c0, 1\n");
  263. /* FIXME: should have ap20's L2 disabled too? */
  264. }