s3c_udc_otg.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * drivers/usb/gadget/s3c_udc_otg.c
  3. * Samsung S3C on-chip full/high speed USB OTG 2.0 device controllers
  4. *
  5. * Copyright (C) 2008 for Samsung Electronics
  6. *
  7. * BSP Support for Samsung's UDC driver
  8. * available at:
  9. * git://git.kernel.org/pub/scm/linux/kernel/git/kki_ap/linux-2.6-samsung.git
  10. *
  11. * State machine bugfixes:
  12. * Marek Szyprowski <m.szyprowski@samsung.com>
  13. *
  14. * Ported to u-boot:
  15. * Marek Szyprowski <m.szyprowski@samsung.com>
  16. * Lukasz Majewski <l.majewski@samsumg.com>
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <common.h>
  34. #include <asm/errno.h>
  35. #include <linux/list.h>
  36. #include <malloc.h>
  37. #include <linux/usb/ch9.h>
  38. #include <usbdescriptors.h>
  39. #include <linux/usb/gadget.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/unaligned.h>
  42. #include <asm/io.h>
  43. #include <asm/mach-types.h>
  44. #include <asm/arch/gpio.h>
  45. #include "regs-otg.h"
  46. #include <usb/lin_gadget_compat.h>
  47. /***********************************************************/
  48. #define OTG_DMA_MODE 1
  49. #define DEBUG_SETUP 0
  50. #define DEBUG_EP0 0
  51. #define DEBUG_ISR 0
  52. #define DEBUG_OUT_EP 0
  53. #define DEBUG_IN_EP 0
  54. #include <usb/s3c_udc.h>
  55. #define EP0_CON 0
  56. #define EP_MASK 0xF
  57. static char *state_names[] = {
  58. "WAIT_FOR_SETUP",
  59. "DATA_STATE_XMIT",
  60. "DATA_STATE_NEED_ZLP",
  61. "WAIT_FOR_OUT_STATUS",
  62. "DATA_STATE_RECV",
  63. "WAIT_FOR_COMPLETE",
  64. "WAIT_FOR_OUT_COMPLETE",
  65. "WAIT_FOR_IN_COMPLETE",
  66. "WAIT_FOR_NULL_COMPLETE",
  67. };
  68. #define DRIVER_DESC "S3C HS USB OTG Device Driver, (c) Samsung Electronics"
  69. #define DRIVER_VERSION "15 March 2009"
  70. struct s3c_udc *the_controller;
  71. static const char driver_name[] = "s3c-udc";
  72. static const char driver_desc[] = DRIVER_DESC;
  73. static const char ep0name[] = "ep0-control";
  74. /* Max packet size*/
  75. static unsigned int ep0_fifo_size = 64;
  76. static unsigned int ep_fifo_size = 512;
  77. static unsigned int ep_fifo_size2 = 1024;
  78. static int reset_available = 1;
  79. static struct usb_ctrlrequest *usb_ctrl;
  80. static dma_addr_t usb_ctrl_dma_addr;
  81. /*
  82. Local declarations.
  83. */
  84. static int s3c_ep_enable(struct usb_ep *ep,
  85. const struct usb_endpoint_descriptor *);
  86. static int s3c_ep_disable(struct usb_ep *ep);
  87. static struct usb_request *s3c_alloc_request(struct usb_ep *ep,
  88. gfp_t gfp_flags);
  89. static void s3c_free_request(struct usb_ep *ep, struct usb_request *);
  90. static int s3c_queue(struct usb_ep *ep, struct usb_request *, gfp_t gfp_flags);
  91. static int s3c_dequeue(struct usb_ep *ep, struct usb_request *);
  92. static int s3c_fifo_status(struct usb_ep *ep);
  93. static void s3c_fifo_flush(struct usb_ep *ep);
  94. static void s3c_ep0_read(struct s3c_udc *dev);
  95. static void s3c_ep0_kick(struct s3c_udc *dev, struct s3c_ep *ep);
  96. static void s3c_handle_ep0(struct s3c_udc *dev);
  97. static int s3c_ep0_write(struct s3c_udc *dev);
  98. static int write_fifo_ep0(struct s3c_ep *ep, struct s3c_request *req);
  99. static void done(struct s3c_ep *ep, struct s3c_request *req, int status);
  100. static void stop_activity(struct s3c_udc *dev,
  101. struct usb_gadget_driver *driver);
  102. static int udc_enable(struct s3c_udc *dev);
  103. static void udc_set_address(struct s3c_udc *dev, unsigned char address);
  104. static void reconfig_usbd(void);
  105. static void set_max_pktsize(struct s3c_udc *dev, enum usb_device_speed speed);
  106. static void nuke(struct s3c_ep *ep, int status);
  107. static int s3c_udc_set_halt(struct usb_ep *_ep, int value);
  108. static void s3c_udc_set_nak(struct s3c_ep *ep);
  109. static struct usb_ep_ops s3c_ep_ops = {
  110. .enable = s3c_ep_enable,
  111. .disable = s3c_ep_disable,
  112. .alloc_request = s3c_alloc_request,
  113. .free_request = s3c_free_request,
  114. .queue = s3c_queue,
  115. .dequeue = s3c_dequeue,
  116. .set_halt = s3c_udc_set_halt,
  117. .fifo_status = s3c_fifo_status,
  118. .fifo_flush = s3c_fifo_flush,
  119. };
  120. #define create_proc_files() do {} while (0)
  121. #define remove_proc_files() do {} while (0)
  122. /***********************************************************/
  123. void __iomem *regs_otg;
  124. struct s3c_usbotg_reg *reg;
  125. struct s3c_usbotg_phy *phy;
  126. static unsigned int usb_phy_ctrl;
  127. void otg_phy_init(struct s3c_udc *dev)
  128. {
  129. dev->pdata->phy_control(1);
  130. /*USB PHY0 Enable */
  131. printf("USB PHY0 Enable\n");
  132. /* Enable PHY */
  133. writel(readl(usb_phy_ctrl) | USB_PHY_CTRL_EN0, usb_phy_ctrl);
  134. if (dev->pdata->usb_flags == PHY0_SLEEP) /* C210 Universal */
  135. writel((readl(&phy->phypwr)
  136. &~(PHY_0_SLEEP | OTG_DISABLE_0 | ANALOG_PWRDOWN)
  137. &~FORCE_SUSPEND_0), &phy->phypwr);
  138. else /* C110 GONI */
  139. writel((readl(&phy->phypwr) &~(OTG_DISABLE_0 | ANALOG_PWRDOWN)
  140. &~FORCE_SUSPEND_0), &phy->phypwr);
  141. writel((readl(&phy->phyclk) &~(ID_PULLUP0 | COMMON_ON_N0)) |
  142. CLK_SEL_24MHZ, &phy->phyclk); /* PLL 24Mhz */
  143. writel((readl(&phy->rstcon) &~(LINK_SW_RST | PHYLNK_SW_RST))
  144. | PHY_SW_RST0, &phy->rstcon);
  145. udelay(10);
  146. writel(readl(&phy->rstcon)
  147. &~(PHY_SW_RST0 | LINK_SW_RST | PHYLNK_SW_RST), &phy->rstcon);
  148. udelay(10);
  149. }
  150. void otg_phy_off(struct s3c_udc *dev)
  151. {
  152. /* reset controller just in case */
  153. writel(PHY_SW_RST0, &phy->rstcon);
  154. udelay(20);
  155. writel(readl(&phy->phypwr) &~PHY_SW_RST0, &phy->rstcon);
  156. udelay(20);
  157. writel(readl(&phy->phypwr) | OTG_DISABLE_0 | ANALOG_PWRDOWN
  158. | FORCE_SUSPEND_0, &phy->phypwr);
  159. writel(readl(usb_phy_ctrl) &~USB_PHY_CTRL_EN0, usb_phy_ctrl);
  160. writel((readl(&phy->phyclk) & ~(ID_PULLUP0 | COMMON_ON_N0)),
  161. &phy->phyclk);
  162. udelay(10000);
  163. dev->pdata->phy_control(0);
  164. }
  165. /***********************************************************/
  166. #include "s3c_udc_otg_xfer_dma.c"
  167. /*
  168. * udc_disable - disable USB device controller
  169. */
  170. static void udc_disable(struct s3c_udc *dev)
  171. {
  172. debug_cond(DEBUG_SETUP != 0, "%s: %p\n", __func__, dev);
  173. udc_set_address(dev, 0);
  174. dev->ep0state = WAIT_FOR_SETUP;
  175. dev->gadget.speed = USB_SPEED_UNKNOWN;
  176. dev->usb_address = 0;
  177. otg_phy_off(dev);
  178. }
  179. /*
  180. * udc_reinit - initialize software state
  181. */
  182. static void udc_reinit(struct s3c_udc *dev)
  183. {
  184. unsigned int i;
  185. debug_cond(DEBUG_SETUP != 0, "%s: %p\n", __func__, dev);
  186. /* device/ep0 records init */
  187. INIT_LIST_HEAD(&dev->gadget.ep_list);
  188. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  189. dev->ep0state = WAIT_FOR_SETUP;
  190. /* basic endpoint records init */
  191. for (i = 0; i < S3C_MAX_ENDPOINTS; i++) {
  192. struct s3c_ep *ep = &dev->ep[i];
  193. if (i != 0)
  194. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  195. ep->desc = 0;
  196. ep->stopped = 0;
  197. INIT_LIST_HEAD(&ep->queue);
  198. ep->pio_irqs = 0;
  199. }
  200. /* the rest was statically initialized, and is read-only */
  201. }
  202. #define BYTES2MAXP(x) (x / 8)
  203. #define MAXP2BYTES(x) (x * 8)
  204. /* until it's enabled, this UDC should be completely invisible
  205. * to any USB host.
  206. */
  207. static int udc_enable(struct s3c_udc *dev)
  208. {
  209. debug_cond(DEBUG_SETUP != 0, "%s: %p\n", __func__, dev);
  210. otg_phy_init(dev);
  211. reconfig_usbd();
  212. debug_cond(DEBUG_SETUP != 0,
  213. "S3C USB 2.0 OTG Controller Core Initialized : 0x%x\n",
  214. readl(&reg->gintmsk));
  215. dev->gadget.speed = USB_SPEED_UNKNOWN;
  216. return 0;
  217. }
  218. /*
  219. Register entry point for the peripheral controller driver.
  220. */
  221. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  222. {
  223. struct s3c_udc *dev = the_controller;
  224. int retval = 0;
  225. unsigned long flags;
  226. debug_cond(DEBUG_SETUP != 0, "%s: %s\n", __func__, "no name");
  227. if (!driver
  228. || (driver->speed != USB_SPEED_FULL
  229. && driver->speed != USB_SPEED_HIGH)
  230. || !driver->bind || !driver->disconnect || !driver->setup)
  231. return -EINVAL;
  232. if (!dev)
  233. return -ENODEV;
  234. if (dev->driver)
  235. return -EBUSY;
  236. spin_lock_irqsave(&dev->lock, flags);
  237. /* first hook up the driver ... */
  238. dev->driver = driver;
  239. spin_unlock_irqrestore(&dev->lock, flags);
  240. if (retval) { /* TODO */
  241. printf("target device_add failed, error %d\n", retval);
  242. return retval;
  243. }
  244. retval = driver->bind(&dev->gadget);
  245. if (retval) {
  246. debug_cond(DEBUG_SETUP != 0,
  247. "%s: bind to driver --> error %d\n",
  248. dev->gadget.name, retval);
  249. dev->driver = 0;
  250. return retval;
  251. }
  252. enable_irq(IRQ_OTG);
  253. debug_cond(DEBUG_SETUP != 0,
  254. "Registered gadget driver %s\n", dev->gadget.name);
  255. udc_enable(dev);
  256. return 0;
  257. }
  258. /*
  259. * Unregister entry point for the peripheral controller driver.
  260. */
  261. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  262. {
  263. struct s3c_udc *dev = the_controller;
  264. unsigned long flags;
  265. if (!dev)
  266. return -ENODEV;
  267. if (!driver || driver != dev->driver)
  268. return -EINVAL;
  269. spin_lock_irqsave(&dev->lock, flags);
  270. dev->driver = 0;
  271. stop_activity(dev, driver);
  272. spin_unlock_irqrestore(&dev->lock, flags);
  273. driver->unbind(&dev->gadget);
  274. disable_irq(IRQ_OTG);
  275. udc_disable(dev);
  276. return 0;
  277. }
  278. /*
  279. * done - retire a request; caller blocked irqs
  280. */
  281. static void done(struct s3c_ep *ep, struct s3c_request *req, int status)
  282. {
  283. unsigned int stopped = ep->stopped;
  284. debug("%s: %s %p, req = %p, stopped = %d\n",
  285. __func__, ep->ep.name, ep, &req->req, stopped);
  286. list_del_init(&req->queue);
  287. if (likely(req->req.status == -EINPROGRESS))
  288. req->req.status = status;
  289. else
  290. status = req->req.status;
  291. if (status && status != -ESHUTDOWN) {
  292. debug("complete %s req %p stat %d len %u/%u\n",
  293. ep->ep.name, &req->req, status,
  294. req->req.actual, req->req.length);
  295. }
  296. /* don't modify queue heads during completion callback */
  297. ep->stopped = 1;
  298. #ifdef DEBUG
  299. printf("calling complete callback\n");
  300. {
  301. int i, len = req->req.length;
  302. printf("pkt[%d] = ", req->req.length);
  303. if (len > 64)
  304. len = 64;
  305. for (i = 0; i < len; i++) {
  306. printf("%02x", ((u8 *)req->req.buf)[i]);
  307. if ((i & 7) == 7)
  308. printf(" ");
  309. }
  310. printf("\n");
  311. }
  312. #endif
  313. spin_unlock(&ep->dev->lock);
  314. req->req.complete(&ep->ep, &req->req);
  315. spin_lock(&ep->dev->lock);
  316. debug("callback completed\n");
  317. ep->stopped = stopped;
  318. }
  319. /*
  320. * nuke - dequeue ALL requests
  321. */
  322. static void nuke(struct s3c_ep *ep, int status)
  323. {
  324. struct s3c_request *req;
  325. debug("%s: %s %p\n", __func__, ep->ep.name, ep);
  326. /* called with irqs blocked */
  327. while (!list_empty(&ep->queue)) {
  328. req = list_entry(ep->queue.next, struct s3c_request, queue);
  329. done(ep, req, status);
  330. }
  331. }
  332. static void stop_activity(struct s3c_udc *dev,
  333. struct usb_gadget_driver *driver)
  334. {
  335. int i;
  336. /* don't disconnect drivers more than once */
  337. if (dev->gadget.speed == USB_SPEED_UNKNOWN)
  338. driver = 0;
  339. dev->gadget.speed = USB_SPEED_UNKNOWN;
  340. /* prevent new request submissions, kill any outstanding requests */
  341. for (i = 0; i < S3C_MAX_ENDPOINTS; i++) {
  342. struct s3c_ep *ep = &dev->ep[i];
  343. ep->stopped = 1;
  344. nuke(ep, -ESHUTDOWN);
  345. }
  346. /* report disconnect; the driver is already quiesced */
  347. if (driver) {
  348. spin_unlock(&dev->lock);
  349. driver->disconnect(&dev->gadget);
  350. spin_lock(&dev->lock);
  351. }
  352. /* re-init driver-visible data structures */
  353. udc_reinit(dev);
  354. }
  355. static void reconfig_usbd(void)
  356. {
  357. /* 2. Soft-reset OTG Core and then unreset again. */
  358. int i;
  359. unsigned int uTemp = writel(CORE_SOFT_RESET, &reg->grstctl);
  360. debug("Reseting OTG controller\n");
  361. writel(0<<15 /* PHY Low Power Clock sel*/
  362. |1<<14 /* Non-Periodic TxFIFO Rewind Enable*/
  363. |0x5<<10 /* Turnaround time*/
  364. |0<<9 | 0<<8 /* [0:HNP disable,1:HNP enable][ 0:SRP disable*/
  365. /* 1:SRP enable] H1= 1,1*/
  366. |0<<7 /* Ulpi DDR sel*/
  367. |0<<6 /* 0: high speed utmi+, 1: full speed serial*/
  368. |0<<4 /* 0: utmi+, 1:ulpi*/
  369. |1<<3 /* phy i/f 0:8bit, 1:16bit*/
  370. |0x7<<0, /* HS/FS Timeout**/
  371. &reg->gusbcfg);
  372. /* 3. Put the OTG device core in the disconnected state.*/
  373. uTemp = readl(&reg->dctl);
  374. uTemp |= SOFT_DISCONNECT;
  375. writel(uTemp, &reg->dctl);
  376. udelay(20);
  377. /* 4. Make the OTG device core exit from the disconnected state.*/
  378. uTemp = readl(&reg->dctl);
  379. uTemp = uTemp & ~SOFT_DISCONNECT;
  380. writel(uTemp, &reg->dctl);
  381. /* 5. Configure OTG Core to initial settings of device mode.*/
  382. /* [][1: full speed(30Mhz) 0:high speed]*/
  383. writel(EP_MISS_CNT(1) | DEV_SPEED_HIGH_SPEED_20, &reg->dcfg);
  384. mdelay(1);
  385. /* 6. Unmask the core interrupts*/
  386. writel(GINTMSK_INIT, &reg->gintmsk);
  387. /* 7. Set NAK bit of EP0, EP1, EP2*/
  388. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->out_endp[EP0_CON].doepctl);
  389. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->in_endp[EP0_CON].diepctl);
  390. for (i = 1; i < S3C_MAX_ENDPOINTS; i++) {
  391. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->out_endp[i].doepctl);
  392. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->in_endp[i].diepctl);
  393. }
  394. /* 8. Unmask EPO interrupts*/
  395. writel(((1 << EP0_CON) << DAINT_OUT_BIT)
  396. | (1 << EP0_CON), &reg->daintmsk);
  397. /* 9. Unmask device OUT EP common interrupts*/
  398. writel(DOEPMSK_INIT, &reg->doepmsk);
  399. /* 10. Unmask device IN EP common interrupts*/
  400. writel(DIEPMSK_INIT, &reg->diepmsk);
  401. /* 11. Set Rx FIFO Size (in 32-bit words) */
  402. writel(RX_FIFO_SIZE >> 2, &reg->grxfsiz);
  403. /* 12. Set Non Periodic Tx FIFO Size */
  404. writel((NPTX_FIFO_SIZE >> 2) << 16 | ((RX_FIFO_SIZE >> 2)) << 0,
  405. &reg->gnptxfsiz);
  406. for (i = 1; i < S3C_MAX_HW_ENDPOINTS; i++)
  407. writel((PTX_FIFO_SIZE >> 2) << 16 |
  408. ((RX_FIFO_SIZE + NPTX_FIFO_SIZE +
  409. PTX_FIFO_SIZE*(i-1)) >> 2) << 0,
  410. &reg->dieptxf[i-1]);
  411. /* Flush the RX FIFO */
  412. writel(RX_FIFO_FLUSH, &reg->grstctl);
  413. while (readl(&reg->grstctl) & RX_FIFO_FLUSH)
  414. debug("%s: waiting for S3C_UDC_OTG_GRSTCTL\n", __func__);
  415. /* Flush all the Tx FIFO's */
  416. writel(TX_FIFO_FLUSH_ALL, &reg->grstctl);
  417. writel(TX_FIFO_FLUSH_ALL | TX_FIFO_FLUSH, &reg->grstctl);
  418. while (readl(&reg->grstctl) & TX_FIFO_FLUSH)
  419. debug("%s: waiting for S3C_UDC_OTG_GRSTCTL\n", __func__);
  420. /* 13. Clear NAK bit of EP0, EP1, EP2*/
  421. /* For Slave mode*/
  422. /* EP0: Control OUT */
  423. writel(DEPCTL_EPDIS | DEPCTL_CNAK,
  424. &reg->out_endp[EP0_CON].doepctl);
  425. /* 14. Initialize OTG Link Core.*/
  426. writel(GAHBCFG_INIT, &reg->gahbcfg);
  427. }
  428. static void set_max_pktsize(struct s3c_udc *dev, enum usb_device_speed speed)
  429. {
  430. unsigned int ep_ctrl;
  431. int i;
  432. if (speed == USB_SPEED_HIGH) {
  433. ep0_fifo_size = 64;
  434. ep_fifo_size = 512;
  435. ep_fifo_size2 = 1024;
  436. dev->gadget.speed = USB_SPEED_HIGH;
  437. } else {
  438. ep0_fifo_size = 64;
  439. ep_fifo_size = 64;
  440. ep_fifo_size2 = 64;
  441. dev->gadget.speed = USB_SPEED_FULL;
  442. }
  443. dev->ep[0].ep.maxpacket = ep0_fifo_size;
  444. for (i = 1; i < S3C_MAX_ENDPOINTS; i++)
  445. dev->ep[i].ep.maxpacket = ep_fifo_size;
  446. /* EP0 - Control IN (64 bytes)*/
  447. ep_ctrl = readl(&reg->in_endp[EP0_CON].diepctl);
  448. writel(ep_ctrl|(0<<0), &reg->in_endp[EP0_CON].diepctl);
  449. /* EP0 - Control OUT (64 bytes)*/
  450. ep_ctrl = readl(&reg->out_endp[EP0_CON].doepctl);
  451. writel(ep_ctrl|(0<<0), &reg->out_endp[EP0_CON].doepctl);
  452. }
  453. static int s3c_ep_enable(struct usb_ep *_ep,
  454. const struct usb_endpoint_descriptor *desc)
  455. {
  456. struct s3c_ep *ep;
  457. struct s3c_udc *dev;
  458. unsigned long flags;
  459. debug("%s: %p\n", __func__, _ep);
  460. ep = container_of(_ep, struct s3c_ep, ep);
  461. if (!_ep || !desc || ep->desc || _ep->name == ep0name
  462. || desc->bDescriptorType != USB_DT_ENDPOINT
  463. || ep->bEndpointAddress != desc->bEndpointAddress
  464. || ep_maxpacket(ep) <
  465. le16_to_cpu(get_unaligned(&desc->wMaxPacketSize))) {
  466. debug("%s: bad ep or descriptor\n", __func__);
  467. return -EINVAL;
  468. }
  469. /* xfer types must match, except that interrupt ~= bulk */
  470. if (ep->bmAttributes != desc->bmAttributes
  471. && ep->bmAttributes != USB_ENDPOINT_XFER_BULK
  472. && desc->bmAttributes != USB_ENDPOINT_XFER_INT) {
  473. debug("%s: %s type mismatch\n", __func__, _ep->name);
  474. return -EINVAL;
  475. }
  476. /* hardware _could_ do smaller, but driver doesn't */
  477. if ((desc->bmAttributes == USB_ENDPOINT_XFER_BULK
  478. && le16_to_cpu(get_unaligned(&desc->wMaxPacketSize)) !=
  479. ep_maxpacket(ep)) || !get_unaligned(&desc->wMaxPacketSize)) {
  480. debug("%s: bad %s maxpacket\n", __func__, _ep->name);
  481. return -ERANGE;
  482. }
  483. dev = ep->dev;
  484. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN) {
  485. debug("%s: bogus device state\n", __func__);
  486. return -ESHUTDOWN;
  487. }
  488. ep->stopped = 0;
  489. ep->desc = desc;
  490. ep->pio_irqs = 0;
  491. ep->ep.maxpacket = le16_to_cpu(get_unaligned(&desc->wMaxPacketSize));
  492. /* Reset halt state */
  493. s3c_udc_set_nak(ep);
  494. s3c_udc_set_halt(_ep, 0);
  495. spin_lock_irqsave(&ep->dev->lock, flags);
  496. s3c_udc_ep_activate(ep);
  497. spin_unlock_irqrestore(&ep->dev->lock, flags);
  498. debug("%s: enabled %s, stopped = %d, maxpacket = %d\n",
  499. __func__, _ep->name, ep->stopped, ep->ep.maxpacket);
  500. return 0;
  501. }
  502. /*
  503. * Disable EP
  504. */
  505. static int s3c_ep_disable(struct usb_ep *_ep)
  506. {
  507. struct s3c_ep *ep;
  508. unsigned long flags;
  509. debug("%s: %p\n", __func__, _ep);
  510. ep = container_of(_ep, struct s3c_ep, ep);
  511. if (!_ep || !ep->desc) {
  512. debug("%s: %s not enabled\n", __func__,
  513. _ep ? ep->ep.name : NULL);
  514. return -EINVAL;
  515. }
  516. spin_lock_irqsave(&ep->dev->lock, flags);
  517. /* Nuke all pending requests */
  518. nuke(ep, -ESHUTDOWN);
  519. ep->desc = 0;
  520. ep->stopped = 1;
  521. spin_unlock_irqrestore(&ep->dev->lock, flags);
  522. debug("%s: disabled %s\n", __func__, _ep->name);
  523. return 0;
  524. }
  525. static struct usb_request *s3c_alloc_request(struct usb_ep *ep,
  526. gfp_t gfp_flags)
  527. {
  528. struct s3c_request *req;
  529. debug("%s: %s %p\n", __func__, ep->name, ep);
  530. req = memalign(CONFIG_SYS_CACHELINE_SIZE, sizeof(*req));
  531. if (!req)
  532. return 0;
  533. memset(req, 0, sizeof *req);
  534. INIT_LIST_HEAD(&req->queue);
  535. return &req->req;
  536. }
  537. static void s3c_free_request(struct usb_ep *ep, struct usb_request *_req)
  538. {
  539. struct s3c_request *req;
  540. debug("%s: %p\n", __func__, ep);
  541. req = container_of(_req, struct s3c_request, req);
  542. WARN_ON(!list_empty(&req->queue));
  543. kfree(req);
  544. }
  545. /* dequeue JUST ONE request */
  546. static int s3c_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  547. {
  548. struct s3c_ep *ep;
  549. struct s3c_request *req;
  550. unsigned long flags;
  551. debug("%s: %p\n", __func__, _ep);
  552. ep = container_of(_ep, struct s3c_ep, ep);
  553. if (!_ep || ep->ep.name == ep0name)
  554. return -EINVAL;
  555. spin_lock_irqsave(&ep->dev->lock, flags);
  556. /* make sure it's actually queued on this endpoint */
  557. list_for_each_entry(req, &ep->queue, queue) {
  558. if (&req->req == _req)
  559. break;
  560. }
  561. if (&req->req != _req) {
  562. spin_unlock_irqrestore(&ep->dev->lock, flags);
  563. return -EINVAL;
  564. }
  565. done(ep, req, -ECONNRESET);
  566. spin_unlock_irqrestore(&ep->dev->lock, flags);
  567. return 0;
  568. }
  569. /*
  570. * Return bytes in EP FIFO
  571. */
  572. static int s3c_fifo_status(struct usb_ep *_ep)
  573. {
  574. int count = 0;
  575. struct s3c_ep *ep;
  576. ep = container_of(_ep, struct s3c_ep, ep);
  577. if (!_ep) {
  578. debug("%s: bad ep\n", __func__);
  579. return -ENODEV;
  580. }
  581. debug("%s: %d\n", __func__, ep_index(ep));
  582. /* LPD can't report unclaimed bytes from IN fifos */
  583. if (ep_is_in(ep))
  584. return -EOPNOTSUPP;
  585. return count;
  586. }
  587. /*
  588. * Flush EP FIFO
  589. */
  590. static void s3c_fifo_flush(struct usb_ep *_ep)
  591. {
  592. struct s3c_ep *ep;
  593. ep = container_of(_ep, struct s3c_ep, ep);
  594. if (unlikely(!_ep || (!ep->desc && ep->ep.name != ep0name))) {
  595. debug("%s: bad ep\n", __func__);
  596. return;
  597. }
  598. debug("%s: %d\n", __func__, ep_index(ep));
  599. }
  600. static const struct usb_gadget_ops s3c_udc_ops = {
  601. /* current versions must always be self-powered */
  602. };
  603. static struct s3c_udc memory = {
  604. .usb_address = 0,
  605. .gadget = {
  606. .ops = &s3c_udc_ops,
  607. .ep0 = &memory.ep[0].ep,
  608. .name = driver_name,
  609. },
  610. /* control endpoint */
  611. .ep[0] = {
  612. .ep = {
  613. .name = ep0name,
  614. .ops = &s3c_ep_ops,
  615. .maxpacket = EP0_FIFO_SIZE,
  616. },
  617. .dev = &memory,
  618. .bEndpointAddress = 0,
  619. .bmAttributes = 0,
  620. .ep_type = ep_control,
  621. },
  622. /* first group of endpoints */
  623. .ep[1] = {
  624. .ep = {
  625. .name = "ep1in-bulk",
  626. .ops = &s3c_ep_ops,
  627. .maxpacket = EP_FIFO_SIZE,
  628. },
  629. .dev = &memory,
  630. .bEndpointAddress = USB_DIR_IN | 1,
  631. .bmAttributes = USB_ENDPOINT_XFER_BULK,
  632. .ep_type = ep_bulk_out,
  633. .fifo_num = 1,
  634. },
  635. .ep[2] = {
  636. .ep = {
  637. .name = "ep2out-bulk",
  638. .ops = &s3c_ep_ops,
  639. .maxpacket = EP_FIFO_SIZE,
  640. },
  641. .dev = &memory,
  642. .bEndpointAddress = USB_DIR_OUT | 2,
  643. .bmAttributes = USB_ENDPOINT_XFER_BULK,
  644. .ep_type = ep_bulk_in,
  645. .fifo_num = 2,
  646. },
  647. .ep[3] = {
  648. .ep = {
  649. .name = "ep3in-int",
  650. .ops = &s3c_ep_ops,
  651. .maxpacket = EP_FIFO_SIZE,
  652. },
  653. .dev = &memory,
  654. .bEndpointAddress = USB_DIR_IN | 3,
  655. .bmAttributes = USB_ENDPOINT_XFER_INT,
  656. .ep_type = ep_interrupt,
  657. .fifo_num = 3,
  658. },
  659. };
  660. /*
  661. * probe - binds to the platform device
  662. */
  663. int s3c_udc_probe(struct s3c_plat_otg_data *pdata)
  664. {
  665. struct s3c_udc *dev = &memory;
  666. int retval = 0, i;
  667. debug("%s: %p\n", __func__, pdata);
  668. dev->pdata = pdata;
  669. phy = (struct s3c_usbotg_phy *)pdata->regs_phy;
  670. reg = (struct s3c_usbotg_reg *)pdata->regs_otg;
  671. usb_phy_ctrl = pdata->usb_phy_ctrl;
  672. /* regs_otg = (void *)pdata->regs_otg; */
  673. dev->gadget.is_dualspeed = 1; /* Hack only*/
  674. dev->gadget.is_otg = 0;
  675. dev->gadget.is_a_peripheral = 0;
  676. dev->gadget.b_hnp_enable = 0;
  677. dev->gadget.a_hnp_support = 0;
  678. dev->gadget.a_alt_hnp_support = 0;
  679. the_controller = dev;
  680. for (i = 0; i < S3C_MAX_ENDPOINTS+1; i++) {
  681. dev->dma_buf[i] = memalign(CONFIG_SYS_CACHELINE_SIZE,
  682. DMA_BUFFER_SIZE);
  683. dev->dma_addr[i] = (dma_addr_t) dev->dma_buf[i];
  684. invalidate_dcache_range((unsigned long) dev->dma_buf[i],
  685. (unsigned long) (dev->dma_buf[i]
  686. + DMA_BUFFER_SIZE));
  687. }
  688. usb_ctrl = dev->dma_buf[0];
  689. usb_ctrl_dma_addr = dev->dma_addr[0];
  690. udc_reinit(dev);
  691. return retval;
  692. }
  693. int usb_gadget_handle_interrupts()
  694. {
  695. u32 intr_status = readl(&reg->gintsts);
  696. u32 gintmsk = readl(&reg->gintmsk);
  697. if (intr_status & gintmsk)
  698. return s3c_udc_irq(1, (void *)the_controller);
  699. return 0;
  700. }