start.S 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <config.h>
  27. #include <version.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from memory!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. _TEXT_BASE:
  65. .word TEXT_BASE
  66. .globl _armboot_start
  67. _armboot_start:
  68. .word _start
  69. /*
  70. * These are defined in the board-specific linker script.
  71. */
  72. .globl _bss_start
  73. _bss_start:
  74. .word __bss_start
  75. .globl _bss_end
  76. _bss_end:
  77. .word _end
  78. #ifdef CONFIG_USE_IRQ
  79. /* IRQ stack memory (calculated at run-time) */
  80. .globl IRQ_STACK_START
  81. IRQ_STACK_START:
  82. .word 0x0badc0de
  83. /* IRQ stack memory (calculated at run-time) */
  84. .globl FIQ_STACK_START
  85. FIQ_STACK_START:
  86. .word 0x0badc0de
  87. #endif
  88. /*
  89. * the actual reset code
  90. */
  91. reset:
  92. /*
  93. * set the cpu to SVC32 mode
  94. */
  95. mrs r0,cpsr
  96. bic r0,r0,#0x1f
  97. orr r0,r0,#0xd3
  98. msr cpsr,r0
  99. #define pWDTCTL 0x80001400 /* Watchdog Timer control register */
  100. #define pINTENC 0x8000050C /* Interupt-Controller enable clear register */
  101. #define pCLKSET 0x80000420 /* clock divisor register */
  102. /* disable watchdog, set watchdog control register to
  103. * all zeros (default reset)
  104. */
  105. ldr r0, =pWDTCTL
  106. mov r1, #0x0
  107. str r1, [r0]
  108. /*
  109. * mask all IRQs by setting all bits in the INTENC register (default)
  110. */
  111. mov r1, #0xffffffff
  112. ldr r0, =pINTENC
  113. str r1, [r0]
  114. /* FCLK:HCLK:PCLK = 1:2:2 */
  115. /* default FCLK is 200 MHz, using 14.7456 MHz fin */
  116. ldr r0, =pCLKSET
  117. ldr r1, =0x0004ee39
  118. @ ldr r1, =0x0005ee39 @ 1: 2: 4
  119. str r1, [r0]
  120. /*
  121. * we do sys-critical inits only at reboot,
  122. * not when booting from ram!
  123. */
  124. #ifdef CONFIG_INIT_CRITICAL
  125. bl cpu_init_crit
  126. #endif
  127. relocate: /* relocate U-Boot to RAM */
  128. adr r0, _start /* r0 <- current position of code */
  129. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  130. cmp r0, r1 /* don't reloc during debug */
  131. beq stack_setup
  132. ldr r2, _armboot_start
  133. ldr r3, _bss_start
  134. sub r2, r3, r2 /* r2 <- size of armboot */
  135. add r2, r0, r2 /* r2 <- source end address */
  136. copy_loop:
  137. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  138. stmia r1!, {r3-r10} /* copy to target address [r1] */
  139. cmp r0, r2 /* until source end addreee [r2] */
  140. blt copy_loop /* a 'ble' here actually copies */
  141. /* four bytes of bss */
  142. /* Set up the stack */
  143. stack_setup:
  144. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  145. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  146. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  147. #ifdef CONFIG_USE_IRQ
  148. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  149. #endif
  150. sub sp, r0, #12 /* leave 3 words for abort-stack */
  151. clear_bss:
  152. ldr r0, _bss_start /* find start of bss segment */
  153. @add r0, r0, #4 /* start at first byte of bss */
  154. /* why inc. 4 bytes past then? */
  155. ldr r1, _bss_end /* stop here */
  156. mov r2, #0x00000000 /* clear */
  157. clbss_l:str r2, [r0] /* clear loop... */
  158. add r0, r0, #4
  159. cmp r0, r1
  160. bne clbss_l
  161. ldr pc, _start_armboot
  162. _start_armboot: .word start_armboot
  163. /*
  164. *************************************************************************
  165. *
  166. * CPU_init_critical registers
  167. *
  168. * setup important registers
  169. * setup memory timing
  170. *
  171. *************************************************************************
  172. */
  173. cpu_init_crit:
  174. /*
  175. * flush v4 I/D caches
  176. */
  177. mov r0, #0
  178. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  179. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  180. /*
  181. * disable MMU stuff and caches
  182. */
  183. mrc p15, 0, r0, c1, c0, 0
  184. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  185. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  186. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  187. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  188. orr r0, r0, #0x40000000 @ set bit 30 (nF) notFastBus
  189. mcr p15, 0, r0, c1, c0, 0
  190. /*
  191. * before relocating, we have to setup RAM timing
  192. * because memory timing is board-dependend, you will
  193. * find a memsetup.S in your board directory.
  194. */
  195. mov ip, lr
  196. bl memsetup
  197. mov lr, ip
  198. mov pc, lr
  199. /*
  200. *************************************************************************
  201. *
  202. * Interrupt handling
  203. *
  204. *************************************************************************
  205. */
  206. @
  207. @ IRQ stack frame.
  208. @
  209. #define S_FRAME_SIZE 72
  210. #define S_OLD_R0 68
  211. #define S_PSR 64
  212. #define S_PC 60
  213. #define S_LR 56
  214. #define S_SP 52
  215. #define S_IP 48
  216. #define S_FP 44
  217. #define S_R10 40
  218. #define S_R9 36
  219. #define S_R8 32
  220. #define S_R7 28
  221. #define S_R6 24
  222. #define S_R5 20
  223. #define S_R4 16
  224. #define S_R3 12
  225. #define S_R2 8
  226. #define S_R1 4
  227. #define S_R0 0
  228. #define MODE_SVC 0x13
  229. #define I_BIT 0x80
  230. /*
  231. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  232. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  233. */
  234. .macro bad_save_user_regs
  235. sub sp, sp, #S_FRAME_SIZE
  236. stmia sp, {r0 - r12} @ Calling r0-r12
  237. ldr r2, _armboot_start
  238. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  239. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  240. ldmia r2, {r2 - r3} @ get pc, cpsr
  241. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  242. add r5, sp, #S_SP
  243. mov r1, lr
  244. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  245. mov r0, sp
  246. .endm
  247. .macro irq_save_user_regs
  248. sub sp, sp, #S_FRAME_SIZE
  249. stmia sp, {r0 - r12} @ Calling r0-r12
  250. add r8, sp, #S_PC
  251. stmdb r8, {sp, lr}^ @ Calling SP, LR
  252. str lr, [r8, #0] @ Save calling PC
  253. mrs r6, spsr
  254. str r6, [r8, #4] @ Save CPSR
  255. str r0, [r8, #8] @ Save OLD_R0
  256. mov r0, sp
  257. .endm
  258. .macro irq_restore_user_regs
  259. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  260. mov r0, r0
  261. ldr lr, [sp, #S_PC] @ Get PC
  262. add sp, sp, #S_FRAME_SIZE
  263. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  264. .endm
  265. .macro get_bad_stack
  266. ldr r13, _armboot_start @ setup our mode stack
  267. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  268. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  269. str lr, [r13] @ save caller lr / spsr
  270. mrs lr, spsr
  271. str lr, [r13, #4]
  272. mov r13, #MODE_SVC @ prepare SVC-Mode
  273. @ msr spsr_c, r13
  274. msr spsr, r13
  275. mov lr, pc
  276. movs pc, lr
  277. .endm
  278. .macro get_irq_stack @ setup IRQ stack
  279. ldr sp, IRQ_STACK_START
  280. .endm
  281. .macro get_fiq_stack @ setup FIQ stack
  282. ldr sp, FIQ_STACK_START
  283. .endm
  284. /*
  285. * exception handlers
  286. */
  287. .align 5
  288. undefined_instruction:
  289. get_bad_stack
  290. bad_save_user_regs
  291. bl do_undefined_instruction
  292. .align 5
  293. software_interrupt:
  294. get_bad_stack
  295. bad_save_user_regs
  296. bl do_software_interrupt
  297. .align 5
  298. prefetch_abort:
  299. get_bad_stack
  300. bad_save_user_regs
  301. bl do_prefetch_abort
  302. .align 5
  303. data_abort:
  304. get_bad_stack
  305. bad_save_user_regs
  306. bl do_data_abort
  307. .align 5
  308. not_used:
  309. get_bad_stack
  310. bad_save_user_regs
  311. bl do_not_used
  312. #ifdef CONFIG_USE_IRQ
  313. .align 5
  314. irq:
  315. get_irq_stack
  316. irq_save_user_regs
  317. bl do_irq
  318. irq_restore_user_regs
  319. .align 5
  320. fiq:
  321. get_fiq_stack
  322. /* someone ought to write a more effiction fiq_save_user_regs */
  323. irq_save_user_regs
  324. bl do_fiq
  325. irq_restore_user_regs
  326. #else
  327. .align 5
  328. irq:
  329. get_bad_stack
  330. bad_save_user_regs
  331. bl do_irq
  332. .align 5
  333. fiq:
  334. get_bad_stack
  335. bad_save_user_regs
  336. bl do_fiq
  337. #endif
  338. .align 5
  339. .globl reset_cpu
  340. reset_cpu:
  341. bl disable_interrupts
  342. /* Disable watchdog */
  343. ldr r1, =pWDTCTL
  344. mov r3, #0
  345. str r3, [r1]
  346. /* reset counter */
  347. ldr r3, =0x00001984
  348. str r3, [r1, #4]
  349. /* Enable the watchdog */
  350. mov r3, #1
  351. str r3, [r1]
  352. _loop_forever:
  353. b _loop_forever