mx31ads.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <netdev.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/imx-regs.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. int dram_init (void)
  29. {
  30. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  31. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  32. return 0;
  33. }
  34. int board_init (void)
  35. {
  36. int i;
  37. /* CS0: Nor Flash */
  38. /*
  39. * CS0L and CS0A values are from the RedBoot sources by Freescale
  40. * and are also equal to those used by Sascha Hauer for the Phytec
  41. * i.MX31 board. CS0U is just a slightly optimized hardware default:
  42. * the only non-zero field "Wait State Control" is set to half the
  43. * default value.
  44. */
  45. __REG(CSCR_U(0)) = 0x00000f00;
  46. __REG(CSCR_L(0)) = 0x10000D03;
  47. __REG(CSCR_A(0)) = 0x00720900;
  48. /* setup pins for UART1 */
  49. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  50. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  51. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  52. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  53. /* SPI2 */
  54. mx31_gpio_mux(MUX_CSPI2_SS2__CSPI2_SS2_B);
  55. mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
  56. mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
  57. mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
  58. mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
  59. mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
  60. mx31_gpio_mux(MUX_CSPI2_SS1__CSPI2_SS1_B);
  61. /* start SPI2 clock */
  62. __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 4);
  63. /* PBC setup */
  64. /* Enable UART transceivers also reset the Ethernet/external UART */
  65. readw(CS4_BASE + 4);
  66. writew(0x8023, CS4_BASE + 4);
  67. /* RedBoot also has an empty loop with 100000 iterations here -
  68. * clock doesn't run yet */
  69. for (i = 0; i < 100000; i++)
  70. ;
  71. /* Clear the reset, toggle the LEDs */
  72. writew(0xDF, CS4_BASE + 6);
  73. /* clock still doesn't run */
  74. for (i = 0; i < 100000; i++)
  75. ;
  76. /* See 1.5.4 in IMX31ADSE_PERI_BUS_CNTRL_CPLD_RM.pdf */
  77. readb(CS4_BASE + 8);
  78. readb(CS4_BASE + 7);
  79. readb(CS4_BASE + 8);
  80. readb(CS4_BASE + 7);
  81. gd->bd->bi_arch_number = MACH_TYPE_MX31ADS; /* board id for linux */
  82. gd->bd->bi_boot_params = 0x80000100; /* adress of boot parameters */
  83. return 0;
  84. }
  85. int checkboard (void)
  86. {
  87. printf("Board: MX31ADS\n");
  88. return 0;
  89. }
  90. #ifdef CONFIG_CMD_NET
  91. int board_eth_init(bd_t *bis)
  92. {
  93. int rc = 0;
  94. #ifdef CONFIG_CS8900
  95. rc = cs8900_initialize(0, CONFIG_CS8900_BASE);
  96. #endif
  97. return rc;
  98. }
  99. #endif