PM520.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5200
  30. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  31. #define CONFIG_PM520 1 /* ... on PM520 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  33. #define CONFIG_MISC_INIT_R
  34. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  35. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  36. /*
  37. * Serial console configuration
  38. */
  39. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  40. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  41. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  42. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  43. /*
  44. * PCI Mapping:
  45. * 0x40000000 - 0x4fffffff - PCI Memory
  46. * 0x50000000 - 0x50ffffff - PCI IO Space
  47. */
  48. #define CONFIG_PCI 1
  49. #define CONFIG_PCI_PNP 1
  50. #define CONFIG_PCI_SCAN_SHOW 1
  51. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  52. #define CONFIG_PCI_MEM_BUS 0x40000000
  53. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  54. #define CONFIG_PCI_MEM_SIZE 0x10000000
  55. #define CONFIG_PCI_IO_BUS 0x50000000
  56. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  57. #define CONFIG_PCI_IO_SIZE 0x01000000
  58. #define CONFIG_NET_MULTI 1
  59. #define CONFIG_MII 1
  60. #define CONFIG_EEPRO100 1
  61. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  62. #undef CONFIG_NS8382X
  63. #endif
  64. /* Partitions */
  65. #define CONFIG_DOS_PARTITION
  66. /* USB */
  67. #if 1
  68. #define CONFIG_USB_OHCI
  69. #define CONFIG_USB_STORAGE
  70. #endif
  71. #if !defined(CONFIG_BOOT_ROM)
  72. /* DoC requires legacy NAND for now */
  73. #define CFG_NAND_LEGACY
  74. #endif
  75. /*
  76. * BOOTP options
  77. */
  78. #define CONFIG_BOOTP_BOOTFILESIZE
  79. #define CONFIG_BOOTP_BOOTPATH
  80. #define CONFIG_BOOTP_GATEWAY
  81. #define CONFIG_BOOTP_HOSTNAME
  82. /*
  83. * Command line configuration.
  84. */
  85. #include <config_cmd_default.h>
  86. #define CONFIG_CMD_BEDBUG
  87. #define CONFIG_CMD_DATE
  88. #define CONFIG_CMD_DHCP
  89. #define CONFIG_CMD_EEPROM
  90. #define CONFIG_CMD_FAT
  91. #define CONFIG_CMD_I2C
  92. #define CONFIG_CMD_IDE
  93. #define CONFIG_CMD_NFS
  94. #define CONFIG_CMD_SNTP
  95. #define CONFIG_CMD_USB
  96. #if !defined(CONFIG_BOOT_ROM)
  97. #define CONFIG_CMD_DOC
  98. #endif
  99. #if defined(CONFIG_MPC5200)
  100. #define CONFIG_CMD_PCI
  101. #endif
  102. /*
  103. * Autobooting
  104. */
  105. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  106. #define CONFIG_PREBOOT "echo;" \
  107. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  108. "echo"
  109. #undef CONFIG_BOOTARGS
  110. #define CONFIG_EXTRA_ENV_SETTINGS \
  111. "netdev=eth0\0" \
  112. "hostname=pm520\0" \
  113. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  114. "nfsroot=${serverip}:${rootpath}\0" \
  115. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  116. "addip=setenv bootargs ${bootargs} " \
  117. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  118. ":${hostname}:${netdev}:off panic=1\0" \
  119. "flash_nfs=run nfsargs addip;" \
  120. "bootm ${kernel_addr}\0" \
  121. "flash_self=run ramargs addip;" \
  122. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  123. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  124. "rootpath=/opt/eldk30/ppc_82xx\0" \
  125. "bootfile=/tftpboot/PM520/uImage\0" \
  126. ""
  127. #define CONFIG_BOOTCOMMAND "run flash_self"
  128. #if defined(CONFIG_MPC5200)
  129. /*
  130. * IPB Bus clocking configuration.
  131. */
  132. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  133. #endif
  134. /*
  135. * I2C configuration
  136. */
  137. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  138. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  139. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  140. #define CFG_I2C_SLAVE 0x7F
  141. /*
  142. * EEPROM configuration
  143. */
  144. #define CFG_I2C_EEPROM_ADDR 0x58
  145. #define CFG_I2C_EEPROM_ADDR_LEN 1
  146. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  147. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  148. /*
  149. * RTC configuration
  150. */
  151. #define CONFIG_RTC_PCF8563
  152. #define CFG_I2C_RTC_ADDR 0x51
  153. /*
  154. * Disk-On-Chip configuration
  155. */
  156. #define CFG_DOC_SHORT_TIMEOUT
  157. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  158. #define CFG_DOC_SUPPORT_2000
  159. #define CFG_DOC_SUPPORT_MILLENNIUM
  160. #define CFG_DOC_BASE 0xE0000000
  161. #define CFG_DOC_SIZE 0x00100000
  162. #if defined(CONFIG_BOOT_ROM)
  163. /*
  164. * Flash configuration (8,16 or 32 MB)
  165. * TEXT base always at 0xFFF00000
  166. * ENV_ADDR always at 0xFFF40000
  167. * FLASH_BASE at 0xFA000000 for 64 MB
  168. * 0xFC000000 for 32 MB
  169. * 0xFD000000 for 16 MB
  170. * 0xFD800000 for 8 MB
  171. */
  172. #define CFG_FLASH_BASE 0xFA000000
  173. #define CFG_FLASH_SIZE 0x04000000
  174. #define CFG_BOOTROM_BASE 0xFFF00000
  175. #define CFG_BOOTROM_SIZE 0x00080000
  176. #define CFG_ENV_ADDR (0xFDF00000 + 0x40000)
  177. #else
  178. /*
  179. * Flash configuration (8,16 or 32 MB)
  180. * TEXT base always at 0xFFF00000
  181. * ENV_ADDR always at 0xFFF40000
  182. * FLASH_BASE at 0xFC000000 for 64 MB
  183. * 0xFE000000 for 32 MB
  184. * 0xFF000000 for 16 MB
  185. * 0xFF800000 for 8 MB
  186. */
  187. #define CFG_FLASH_BASE 0xFC000000
  188. #define CFG_FLASH_SIZE 0x04000000
  189. #define CFG_ENV_ADDR (0xFFF00000 + 0x40000)
  190. #endif
  191. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  192. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  193. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  194. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  195. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  196. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  197. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  198. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  199. #undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
  200. /*
  201. * Environment settings
  202. */
  203. #define CFG_ENV_IS_IN_FLASH 1
  204. #define CFG_ENV_SIZE 0x10000
  205. #define CFG_ENV_SECT_SIZE 0x40000
  206. #define CONFIG_ENV_OVERWRITE 1
  207. /*
  208. * Memory map
  209. */
  210. #define CFG_MBAR 0xf0000000
  211. #define CFG_SDRAM_BASE 0x00000000
  212. #define CFG_DEFAULT_MBAR 0x80000000
  213. /* Use SRAM until RAM will be available */
  214. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  215. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  216. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  217. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  218. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  219. #define CFG_MONITOR_BASE TEXT_BASE
  220. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  221. # define CFG_RAMBOOT 1
  222. #endif
  223. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  224. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  225. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  226. /*
  227. * Ethernet configuration
  228. */
  229. #define CONFIG_MPC5xxx_FEC 1
  230. /*
  231. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  232. */
  233. /* #define CONFIG_FEC_10MBIT 1 */
  234. #define CONFIG_PHY_ADDR 0x00
  235. /*
  236. * GPIO configuration
  237. */
  238. #define CFG_GPS_PORT_CONFIG 0x10000004
  239. /*
  240. * Miscellaneous configurable options
  241. */
  242. #define CFG_LONGHELP /* undef to save memory */
  243. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  244. #if defined(CONFIG_CMD_KGDB)
  245. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  246. #else
  247. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  248. #endif
  249. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  250. #define CFG_MAXARGS 16 /* max number of command args */
  251. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  252. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  253. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  254. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  255. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  256. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  257. #if defined(CONFIG_CMD_KGDB)
  258. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  259. #endif
  260. /*
  261. * Various low-level settings
  262. */
  263. #if defined(CONFIG_MPC5200)
  264. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  265. #define CFG_HID0_FINAL HID0_ICE
  266. #else
  267. #define CFG_HID0_INIT 0
  268. #define CFG_HID0_FINAL 0
  269. #endif
  270. #if defined(CONFIG_BOOT_ROM)
  271. #define CFG_BOOTCS_START CFG_BOOTROM_BASE
  272. #define CFG_BOOTCS_SIZE CFG_BOOTROM_SIZE
  273. #define CFG_BOOTCS_CFG 0x00047800
  274. #define CFG_CS0_START CFG_BOOTROM_BASE
  275. #define CFG_CS0_SIZE CFG_BOOTROM_SIZE
  276. #define CFG_CS1_START CFG_FLASH_BASE
  277. #define CFG_CS1_SIZE CFG_FLASH_SIZE
  278. #define CFG_CS1_CFG 0x0004FF00
  279. #else
  280. #define CFG_BOOTCS_START CFG_FLASH_BASE
  281. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  282. #define CFG_BOOTCS_CFG 0x0004FF00
  283. #define CFG_CS0_START CFG_FLASH_BASE
  284. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  285. #define CFG_CS1_START CFG_DOC_BASE
  286. #define CFG_CS1_SIZE CFG_DOC_SIZE
  287. #define CFG_CS1_CFG 0x00047800
  288. #endif
  289. #define CFG_CS_BURST 0x00000000
  290. #define CFG_CS_DEADCYCLE 0x33333333
  291. #define CFG_RESET_ADDRESS 0xff000000
  292. /*-----------------------------------------------------------------------
  293. * USB stuff
  294. *-----------------------------------------------------------------------
  295. */
  296. #define CONFIG_USB_CLOCK 0x0001BBBB
  297. #define CONFIG_USB_CONFIG 0x00005000
  298. /*-----------------------------------------------------------------------
  299. * IDE/ATA stuff Supports IDE harddisk
  300. *-----------------------------------------------------------------------
  301. */
  302. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  303. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  304. #undef CONFIG_IDE_LED /* LED for ide not supported */
  305. #undef CONFIG_IDE_RESET /* reset for ide supported */
  306. #define CONFIG_IDE_PREINIT
  307. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  308. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */
  309. #define CFG_ATA_IDE0_OFFSET 0x0000
  310. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  311. /* Offset for data I/O */
  312. #define CFG_ATA_DATA_OFFSET (0x0060)
  313. /* Offset for normal register accesses */
  314. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  315. /* Offset for alternate registers */
  316. #define CFG_ATA_ALT_OFFSET (0x005C)
  317. /* Interval between registers */
  318. #define CFG_ATA_STRIDE 4
  319. #endif /* __CONFIG_H */