ddr-gen3.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/processor.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num)
  17. {
  18. unsigned int i, bus_width;
  19. volatile ccsr_ddr_t *ddr;
  20. u32 temp_sdram_cfg;
  21. u32 total_gb_size_per_controller;
  22. int timeout, timeout_save;
  23. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  24. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  25. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  26. int csn = -1;
  27. #endif
  28. switch (ctrl_num) {
  29. case 0:
  30. ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  31. break;
  32. #if defined(CONFIG_SYS_MPC85xx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  33. case 1:
  34. ddr = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  35. break;
  36. #endif
  37. #if defined(CONFIG_SYS_MPC85xx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  38. case 2:
  39. ddr = (void *)CONFIG_SYS_MPC85xx_DDR3_ADDR;
  40. break;
  41. #endif
  42. #if defined(CONFIG_SYS_MPC85xx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  43. case 3:
  44. ddr = (void *)CONFIG_SYS_MPC85xx_DDR4_ADDR;
  45. break;
  46. #endif
  47. default:
  48. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  49. return;
  50. }
  51. if (regs->ddr_eor)
  52. out_be32(&ddr->eor, regs->ddr_eor);
  53. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  54. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  55. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  56. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  57. cs_ea = regs->cs[i].bnds & 0xfff;
  58. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  59. csn = i;
  60. csn_bnds_backup = regs->cs[i].bnds;
  61. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  62. if (cs_ea > 0xeff)
  63. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  64. else
  65. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  66. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  67. "change it to 0x%x\n",
  68. csn, csn_bnds_backup, regs->cs[i].bnds);
  69. break;
  70. }
  71. }
  72. #endif
  73. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  74. if (i == 0) {
  75. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  76. out_be32(&ddr->cs0_config, regs->cs[i].config);
  77. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  78. } else if (i == 1) {
  79. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  80. out_be32(&ddr->cs1_config, regs->cs[i].config);
  81. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  82. } else if (i == 2) {
  83. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  84. out_be32(&ddr->cs2_config, regs->cs[i].config);
  85. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  86. } else if (i == 3) {
  87. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  88. out_be32(&ddr->cs3_config, regs->cs[i].config);
  89. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  90. }
  91. }
  92. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  93. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  94. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  95. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  96. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  97. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  98. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  99. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  100. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  101. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  102. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  103. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  104. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  105. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  106. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  107. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  108. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  109. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  110. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  111. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  112. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  113. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  114. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  115. if (regs->ddr_wrlvl_cntl_2)
  116. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  117. if (regs->ddr_wrlvl_cntl_3)
  118. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  119. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  120. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  121. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  122. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  123. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  124. out_be32(&ddr->err_disable, regs->err_disable);
  125. out_be32(&ddr->err_int_en, regs->err_int_en);
  126. for (i = 0; i < 32; i++) {
  127. if (regs->debug[i]) {
  128. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  129. out_be32(&ddr->debug[i], regs->debug[i]);
  130. }
  131. }
  132. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  133. out_be32(&ddr->debug[12], 0x00000015);
  134. out_be32(&ddr->debug[21], 0x24000000);
  135. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  136. /* Set, but do not enable the memory */
  137. temp_sdram_cfg = regs->ddr_sdram_cfg;
  138. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  139. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  140. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  141. debug("Workaround for ERRATUM_DDR_A003\n");
  142. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  143. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  144. out_be32(&ddr->debug[2], 0x00000400);
  145. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  146. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  147. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  148. out_be32(&ddr->mtcr, 0);
  149. out_be32(&ddr->debug[12], 0x00000015);
  150. out_be32(&ddr->debug[21], 0x24000000);
  151. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  152. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  153. asm volatile("sync;isync");
  154. while (!(in_be32(&ddr->debug[1]) & 0x2))
  155. ;
  156. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  157. case 0x00000000:
  158. out_be32(&ddr->sdram_md_cntl,
  159. MD_CNTL_MD_EN |
  160. MD_CNTL_CS_SEL_CS0_CS1 |
  161. 0x04000000 |
  162. MD_CNTL_WRCW |
  163. MD_CNTL_MD_VALUE(0x02));
  164. break;
  165. case 0x00100000:
  166. out_be32(&ddr->sdram_md_cntl,
  167. MD_CNTL_MD_EN |
  168. MD_CNTL_CS_SEL_CS0_CS1 |
  169. 0x04000000 |
  170. MD_CNTL_WRCW |
  171. MD_CNTL_MD_VALUE(0x0a));
  172. break;
  173. case 0x00200000:
  174. out_be32(&ddr->sdram_md_cntl,
  175. MD_CNTL_MD_EN |
  176. MD_CNTL_CS_SEL_CS0_CS1 |
  177. 0x04000000 |
  178. MD_CNTL_WRCW |
  179. MD_CNTL_MD_VALUE(0x12));
  180. break;
  181. case 0x00300000:
  182. out_be32(&ddr->sdram_md_cntl,
  183. MD_CNTL_MD_EN |
  184. MD_CNTL_CS_SEL_CS0_CS1 |
  185. 0x04000000 |
  186. MD_CNTL_WRCW |
  187. MD_CNTL_MD_VALUE(0x1a));
  188. break;
  189. default:
  190. out_be32(&ddr->sdram_md_cntl,
  191. MD_CNTL_MD_EN |
  192. MD_CNTL_CS_SEL_CS0_CS1 |
  193. 0x04000000 |
  194. MD_CNTL_WRCW |
  195. MD_CNTL_MD_VALUE(0x02));
  196. printf("Unsupported RC10\n");
  197. break;
  198. }
  199. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  200. ;
  201. udelay(6);
  202. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  203. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  204. out_be32(&ddr->debug[2], 0x0);
  205. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  206. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  207. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  208. out_be32(&ddr->debug[12], 0x0);
  209. out_be32(&ddr->debug[21], 0x0);
  210. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  211. }
  212. #endif
  213. /*
  214. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  215. * when operatiing in 32-bit bus mode with 4-beat bursts,
  216. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  217. */
  218. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  219. debug("Workaround for ERRATUM_DDR_115\n");
  220. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  221. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  222. /* set DEBUG_1[31] */
  223. setbits_be32(&ddr->debug[0], 1);
  224. }
  225. #endif
  226. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  227. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  228. /*
  229. * This is the combined workaround for DDR111 and DDR134
  230. * following the published errata for MPC8572
  231. */
  232. /* 1. Set EEBACR[3] */
  233. setbits_be32(&ecm->eebacr, 0x10000000);
  234. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  235. /* 2. Set DINIT in SDRAM_CFG_2*/
  236. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  237. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  238. in_be32(&ddr->sdram_cfg_2));
  239. /* 3. Set DEBUG_3[21] */
  240. setbits_be32(&ddr->debug[2], 0x400);
  241. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  242. #endif /* part 1 of the workaound */
  243. /*
  244. * 500 painful micro-seconds must elapse between
  245. * the DDR clock setup and the DDR config enable.
  246. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  247. * we choose the max, that is 500 us for all of case.
  248. */
  249. udelay(500);
  250. asm volatile("sync;isync");
  251. /* Let the controller go */
  252. temp_sdram_cfg = in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  253. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  254. asm volatile("sync;isync");
  255. total_gb_size_per_controller = 0;
  256. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  257. if (!(regs->cs[i].config & 0x80000000))
  258. continue;
  259. total_gb_size_per_controller += 1 << (
  260. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  261. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  262. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  263. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  264. 26); /* minus 26 (count of 64M) */
  265. }
  266. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  267. total_gb_size_per_controller *= 3;
  268. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  269. total_gb_size_per_controller <<= 1;
  270. /*
  271. * total memory / bus width = transactions needed
  272. * transactions needed / data rate = seconds
  273. * to add plenty of buffer, double the time
  274. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  275. * Let's wait for 800ms
  276. */
  277. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  278. >> SDRAM_CFG_DBW_SHIFT);
  279. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  280. (get_ddr_freq(0) >> 20)) << 1;
  281. timeout_save = timeout;
  282. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  283. debug("total %d GB\n", total_gb_size_per_controller);
  284. debug("Need to wait up to %d * 10ms\n", timeout);
  285. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  286. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  287. (timeout >= 0)) {
  288. udelay(10000); /* throttle polling rate */
  289. timeout--;
  290. }
  291. if (timeout <= 0)
  292. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  293. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  294. /* continue this workaround */
  295. /* 4. Clear DEBUG3[21] */
  296. clrbits_be32(&ddr->debug[2], 0x400);
  297. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  298. /* DDR134 workaround starts */
  299. /* A: Clear sdram_cfg_2[odt_cfg] */
  300. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  301. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  302. in_be32(&ddr->sdram_cfg_2));
  303. /* B: Set DEBUG1[15] */
  304. setbits_be32(&ddr->debug[0], 0x10000);
  305. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  306. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  307. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  308. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  309. in_be32(&ddr->timing_cfg_2));
  310. /* D: Set D6 to 0x9f9f9f9f */
  311. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  312. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  313. /* E: Set D7 to 0x9f9f9f9f */
  314. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  315. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  316. /* F: Set D2[20] */
  317. setbits_be32(&ddr->debug[1], 0x800);
  318. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  319. /* G: Poll on D2[20] until cleared */
  320. while (in_be32(&ddr->debug[1]) & 0x800)
  321. udelay(10000); /* throttle polling rate */
  322. /* H: Clear D1[15] */
  323. clrbits_be32(&ddr->debug[0], 0x10000);
  324. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  325. /* I: Set sdram_cfg_2[odt_cfg] */
  326. setbits_be32(&ddr->sdram_cfg_2,
  327. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  328. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  329. /* Continuing with the DDR111 workaround */
  330. /* 5. Set D2[21] */
  331. setbits_be32(&ddr->debug[1], 0x400);
  332. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  333. /* 6. Poll D2[21] until its cleared */
  334. while (in_be32(&ddr->debug[1]) & 0x400)
  335. udelay(10000); /* throttle polling rate */
  336. /* 7. Wait for state machine 2nd run, roughly 400ms/GB */
  337. debug("Wait for %d * 10ms\n", timeout_save);
  338. udelay(timeout_save * 10000);
  339. /* 8. Set sdram_cfg_2[dinit] if options requires */
  340. setbits_be32(&ddr->sdram_cfg_2,
  341. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  342. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  343. /* 9. Poll until dinit is cleared */
  344. timeout = timeout_save;
  345. debug("Need to wait up to %d * 10ms\n", timeout);
  346. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  347. (timeout >= 0)) {
  348. udelay(10000); /* throttle polling rate */
  349. timeout--;
  350. }
  351. if (timeout <= 0)
  352. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  353. /* 10. Clear EEBACR[3] */
  354. clrbits_be32(&ecm->eebacr, 10000000);
  355. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  356. if (csn != -1) {
  357. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  358. *csn_bnds_t = csn_bnds_backup;
  359. debug("Change cs%d_bnds back to 0x%08x\n",
  360. csn, regs->cs[csn].bnds);
  361. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  362. switch (csn) {
  363. case 0:
  364. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  365. break;
  366. case 1:
  367. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  368. break;
  369. case 2:
  370. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  371. break;
  372. case 3:
  373. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  374. break;
  375. }
  376. clrbits_be32(&ddr->sdram_cfg, 0x2);
  377. }
  378. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  379. }