soc.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/errno.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/arch/sys_proto.h>
  31. u32 get_cpu_rev(void)
  32. {
  33. int system_rev = 0x61000 | CHIP_REV_1_0;
  34. return system_rev;
  35. }
  36. #ifdef CONFIG_ARCH_CPU_INIT
  37. void init_aips(void)
  38. {
  39. struct aipstz_regs *aips1, *aips2;
  40. aips1 = (struct aipstz_regs *)AIPS1_BASE_ADDR;
  41. aips2 = (struct aipstz_regs *)AIPS2_BASE_ADDR;
  42. /*
  43. * Set all MPROTx to be non-bufferable, trusted for R/W,
  44. * not forced to user-mode.
  45. */
  46. writel(0x77777777, &aips1->mprot0);
  47. writel(0x77777777, &aips1->mprot1);
  48. writel(0x77777777, &aips2->mprot0);
  49. writel(0x77777777, &aips2->mprot1);
  50. /*
  51. * Set all OPACRx to be non-bufferable, not require
  52. * supervisor privilege level for access,allow for
  53. * write access and untrusted master access.
  54. */
  55. writel(0x00000000, &aips1->opacr0);
  56. writel(0x00000000, &aips1->opacr1);
  57. writel(0x00000000, &aips1->opacr2);
  58. writel(0x00000000, &aips1->opacr3);
  59. writel(0x00000000, &aips1->opacr4);
  60. writel(0x00000000, &aips2->opacr0);
  61. writel(0x00000000, &aips2->opacr1);
  62. writel(0x00000000, &aips2->opacr2);
  63. writel(0x00000000, &aips2->opacr3);
  64. writel(0x00000000, &aips2->opacr4);
  65. }
  66. int arch_cpu_init(void)
  67. {
  68. init_aips();
  69. return 0;
  70. }
  71. #endif
  72. #if defined(CONFIG_FEC_MXC)
  73. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  74. {
  75. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  76. struct fuse_bank *bank = &iim->bank[4];
  77. struct fuse_bank4_regs *fuse =
  78. (struct fuse_bank4_regs *)bank->fuse_regs;
  79. u32 value = readl(&fuse->mac_addr_high);
  80. mac[0] = (value >> 8);
  81. mac[1] = value ;
  82. value = readl(&fuse->mac_addr_low);
  83. mac[2] = value >> 24 ;
  84. mac[3] = value >> 16 ;
  85. mac[4] = value >> 8 ;
  86. mac[5] = value ;
  87. }
  88. #endif