pixis.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * Copyright 2006 Freescale Semiconductor
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <command.h>
  26. #include <watchdog.h>
  27. #include <asm/cache.h>
  28. #include "pixis.h"
  29. static ulong strfractoint(uchar *strptr);
  30. /*
  31. * Simple board reset.
  32. */
  33. void pixis_reset(void)
  34. {
  35. out8(PIXIS_BASE + PIXIS_RST, 0);
  36. }
  37. /*
  38. * Per table 27, page 58 of MPC8641HPCN spec.
  39. */
  40. int set_px_sysclk(ulong sysclk)
  41. {
  42. u8 sysclk_s, sysclk_r, sysclk_v, vclkh, vclkl, sysclk_aux;
  43. switch (sysclk) {
  44. case 33:
  45. sysclk_s = 0x04;
  46. sysclk_r = 0x04;
  47. sysclk_v = 0x07;
  48. sysclk_aux = 0x00;
  49. break;
  50. case 40:
  51. sysclk_s = 0x01;
  52. sysclk_r = 0x1F;
  53. sysclk_v = 0x20;
  54. sysclk_aux = 0x01;
  55. break;
  56. case 50:
  57. sysclk_s = 0x01;
  58. sysclk_r = 0x1F;
  59. sysclk_v = 0x2A;
  60. sysclk_aux = 0x02;
  61. break;
  62. case 66:
  63. sysclk_s = 0x01;
  64. sysclk_r = 0x04;
  65. sysclk_v = 0x04;
  66. sysclk_aux = 0x03;
  67. break;
  68. case 83:
  69. sysclk_s = 0x01;
  70. sysclk_r = 0x1F;
  71. sysclk_v = 0x4B;
  72. sysclk_aux = 0x04;
  73. break;
  74. case 100:
  75. sysclk_s = 0x01;
  76. sysclk_r = 0x1F;
  77. sysclk_v = 0x5C;
  78. sysclk_aux = 0x05;
  79. break;
  80. case 134:
  81. sysclk_s = 0x06;
  82. sysclk_r = 0x1F;
  83. sysclk_v = 0x3B;
  84. sysclk_aux = 0x06;
  85. break;
  86. case 166:
  87. sysclk_s = 0x06;
  88. sysclk_r = 0x1F;
  89. sysclk_v = 0x4B;
  90. sysclk_aux = 0x07;
  91. break;
  92. default:
  93. printf("Unsupported SYSCLK frequency.\n");
  94. return 0;
  95. }
  96. vclkh = (sysclk_s << 5) | sysclk_r;
  97. vclkl = sysclk_v;
  98. out8(PIXIS_BASE + PIXIS_VCLKH, vclkh);
  99. out8(PIXIS_BASE + PIXIS_VCLKL, vclkl);
  100. out8(PIXIS_BASE + PIXIS_AUX, sysclk_aux);
  101. return 1;
  102. }
  103. int set_px_mpxpll(ulong mpxpll)
  104. {
  105. u8 tmp;
  106. u8 val;
  107. switch (mpxpll) {
  108. case 2:
  109. case 4:
  110. case 6:
  111. case 8:
  112. case 10:
  113. case 12:
  114. case 14:
  115. case 16:
  116. val = (u8) mpxpll;
  117. break;
  118. default:
  119. printf("Unsupported MPXPLL ratio.\n");
  120. return 0;
  121. }
  122. tmp = in8(PIXIS_BASE + PIXIS_VSPEED1);
  123. tmp = (tmp & 0xF0) | (val & 0x0F);
  124. out8(PIXIS_BASE + PIXIS_VSPEED1, tmp);
  125. return 1;
  126. }
  127. int set_px_corepll(ulong corepll)
  128. {
  129. u8 tmp;
  130. u8 val;
  131. switch ((int)corepll) {
  132. case 20:
  133. val = 0x08;
  134. break;
  135. case 25:
  136. val = 0x0C;
  137. break;
  138. case 30:
  139. val = 0x10;
  140. break;
  141. case 35:
  142. val = 0x1C;
  143. break;
  144. case 40:
  145. val = 0x14;
  146. break;
  147. case 45:
  148. val = 0x0E;
  149. break;
  150. default:
  151. printf("Unsupported COREPLL ratio.\n");
  152. return 0;
  153. }
  154. tmp = in8(PIXIS_BASE + PIXIS_VSPEED0);
  155. tmp = (tmp & 0xE0) | (val & 0x1F);
  156. out8(PIXIS_BASE + PIXIS_VSPEED0, tmp);
  157. return 1;
  158. }
  159. void read_from_px_regs(int set)
  160. {
  161. u8 mask = 0x1C;
  162. u8 tmp = in8(PIXIS_BASE + PIXIS_VCFGEN0);
  163. if (set)
  164. tmp = tmp | mask;
  165. else
  166. tmp = tmp & ~mask;
  167. out8(PIXIS_BASE + PIXIS_VCFGEN0, tmp);
  168. }
  169. void read_from_px_regs_altbank(int set)
  170. {
  171. u8 mask = 0x04;
  172. u8 tmp = in8(PIXIS_BASE + PIXIS_VCFGEN1);
  173. if (set)
  174. tmp = tmp | mask;
  175. else
  176. tmp = tmp & ~mask;
  177. out8(PIXIS_BASE + PIXIS_VCFGEN1, tmp);
  178. }
  179. void set_altbank(void)
  180. {
  181. u8 tmp;
  182. tmp = in8(PIXIS_BASE + PIXIS_VBOOT);
  183. tmp ^= 0x40;
  184. out8(PIXIS_BASE + PIXIS_VBOOT, tmp);
  185. }
  186. void set_px_go(void)
  187. {
  188. u8 tmp;
  189. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  190. tmp = tmp & 0x1E;
  191. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  192. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  193. tmp = tmp | 0x01;
  194. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  195. }
  196. void set_px_go_with_watchdog(void)
  197. {
  198. u8 tmp;
  199. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  200. tmp = tmp & 0x1E;
  201. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  202. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  203. tmp = tmp | 0x09;
  204. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  205. }
  206. int pixis_disable_watchdog_cmd(cmd_tbl_t *cmdtp,
  207. int flag, int argc, char *argv[])
  208. {
  209. u8 tmp;
  210. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  211. tmp = tmp & 0x1E;
  212. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  213. /* setting VCTL[WDEN] to 0 to disable watch dog */
  214. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  215. tmp &= ~0x08;
  216. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  217. return 0;
  218. }
  219. U_BOOT_CMD(
  220. diswd, 1, 0, pixis_disable_watchdog_cmd,
  221. "diswd - Disable watchdog timer \n",
  222. NULL);
  223. /*
  224. * This function takes the non-integral cpu:mpx pll ratio
  225. * and converts it to an integer that can be used to assign
  226. * FPGA register values.
  227. * input: strptr i.e. argv[2]
  228. */
  229. static ulong strfractoint(uchar *strptr)
  230. {
  231. int i, j, retval;
  232. int mulconst;
  233. int intarr_len = 0, decarr_len = 0, no_dec = 0;
  234. ulong intval = 0, decval = 0;
  235. uchar intarr[3], decarr[3];
  236. /* Assign the integer part to intarr[]
  237. * If there is no decimal point i.e.
  238. * if the ratio is an integral value
  239. * simply create the intarr.
  240. */
  241. i = 0;
  242. while (strptr[i] != 46) {
  243. if (strptr[i] == 0) {
  244. no_dec = 1;
  245. break;
  246. }
  247. intarr[i] = strptr[i];
  248. i++;
  249. }
  250. /* Assign length of integer part to intarr_len. */
  251. intarr_len = i;
  252. intarr[i] = '\0';
  253. if (no_dec) {
  254. /* Currently needed only for single digit corepll ratios */
  255. mulconst = 10;
  256. decval = 0;
  257. } else {
  258. j = 0;
  259. i++; /* Skipping the decimal point */
  260. while ((strptr[i] > 47) && (strptr[i] < 58)) {
  261. decarr[j] = strptr[i];
  262. i++;
  263. j++;
  264. }
  265. decarr_len = j;
  266. decarr[j] = '\0';
  267. mulconst = 1;
  268. for (i = 0; i < decarr_len; i++)
  269. mulconst *= 10;
  270. decval = simple_strtoul((char *)decarr, NULL, 10);
  271. }
  272. intval = simple_strtoul((char *)intarr, NULL, 10);
  273. intval = intval * mulconst;
  274. retval = intval + decval;
  275. return retval;
  276. }
  277. int
  278. pixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  279. {
  280. ulong val;
  281. ulong corepll;
  282. /*
  283. * No args is a simple reset request.
  284. */
  285. if (argc <= 1) {
  286. pixis_reset();
  287. /* not reached */
  288. }
  289. if (strcmp(argv[1], "cf") == 0) {
  290. /*
  291. * Reset with frequency changed:
  292. * cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>
  293. */
  294. if (argc < 5) {
  295. puts(cmdtp->usage);
  296. return 1;
  297. }
  298. read_from_px_regs(0);
  299. val = set_px_sysclk(simple_strtoul(argv[2], NULL, 10));
  300. corepll = strfractoint((uchar *)argv[3]);
  301. val = val + set_px_corepll(corepll);
  302. val = val + set_px_mpxpll(simple_strtoul(argv[4], NULL, 10));
  303. if (val == 3) {
  304. puts("Setting registers VCFGEN0 and VCTL\n");
  305. read_from_px_regs(1);
  306. puts("Resetting board with values from ");
  307. puts("VSPEED0, VSPEED1, VCLKH, and VCLKL \n");
  308. set_px_go();
  309. } else {
  310. puts(cmdtp->usage);
  311. return 1;
  312. }
  313. while (1) ; /* Not reached */
  314. } else if (strcmp(argv[1], "altbank") == 0) {
  315. /*
  316. * Reset using alternate flash bank:
  317. */
  318. if (argv[2] == 0) {
  319. /*
  320. * Reset from alternate bank without changing
  321. * frequency and without watchdog timer enabled.
  322. * altbank
  323. */
  324. read_from_px_regs(0);
  325. read_from_px_regs_altbank(0);
  326. if (argc > 2) {
  327. puts(cmdtp->usage);
  328. return 1;
  329. }
  330. puts("Setting registers VCFGNE1, VBOOT, and VCTL\n");
  331. set_altbank();
  332. read_from_px_regs_altbank(1);
  333. puts("Resetting board to boot from the other bank.\n");
  334. set_px_go();
  335. } else if (strcmp(argv[2], "cf") == 0) {
  336. /*
  337. * Reset with frequency changed
  338. * altbank cf <SYSCLK freq> <COREPLL ratio>
  339. * <MPXPLL ratio>
  340. */
  341. read_from_px_regs(0);
  342. read_from_px_regs_altbank(0);
  343. val = set_px_sysclk(simple_strtoul(argv[3], NULL, 10));
  344. corepll = strfractoint((uchar *)argv[4]);
  345. val = val + set_px_corepll(corepll);
  346. val = val + set_px_mpxpll(simple_strtoul(argv[5],
  347. NULL, 10));
  348. if (val == 3) {
  349. puts("Setting registers VCFGEN0, VCFGEN1, VBOOT, and VCTL\n");
  350. set_altbank();
  351. read_from_px_regs(1);
  352. read_from_px_regs_altbank(1);
  353. puts("Enabling watchdog timer on the FPGA\n");
  354. puts("Resetting board with values from ");
  355. puts("VSPEED0, VSPEED1, VCLKH and VCLKL ");
  356. puts("to boot from the other bank.\n");
  357. set_px_go_with_watchdog();
  358. } else {
  359. puts(cmdtp->usage);
  360. return 1;
  361. }
  362. while (1) ; /* Not reached */
  363. } else if (strcmp(argv[2], "wd") == 0) {
  364. /*
  365. * Reset from alternate bank without changing
  366. * frequencies but with watchdog timer enabled:
  367. * altbank wd
  368. */
  369. read_from_px_regs(0);
  370. read_from_px_regs_altbank(0);
  371. puts("Setting registers VCFGEN1, VBOOT, and VCTL\n");
  372. set_altbank();
  373. read_from_px_regs_altbank(1);
  374. puts("Enabling watchdog timer on the FPGA\n");
  375. puts("Resetting board to boot from the other bank.\n");
  376. set_px_go_with_watchdog();
  377. while (1) ; /* Not reached */
  378. } else {
  379. puts(cmdtp->usage);
  380. return 1;
  381. }
  382. } else {
  383. puts(cmdtp->usage);
  384. return 1;
  385. }
  386. return 0;
  387. }
  388. U_BOOT_CMD(
  389. pixis_reset, CFG_MAXARGS, 1, pixis_reset_cmd,
  390. "pixis_reset - Reset the board using the FPGA sequencer\n",
  391. " pixis_reset\n"
  392. " pixis_reset [altbank]\n"
  393. " pixis_reset altbank wd\n"
  394. " pixis_reset altbank cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
  395. " pixis_reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
  396. );