pd67290.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. ********************************************************************
  24. *
  25. * Lots of code copied from:
  26. *
  27. * i82365.c 1.352 - Linux driver for Intel 82365 and compatible
  28. * PC Card controllers, and Yenta-compatible PCI-to-CardBus controllers.
  29. * (C) 1999 David A. Hinds <dahinds@users.sourceforge.net>
  30. */
  31. #include <common.h>
  32. #ifdef CONFIG_I82365
  33. #include <command.h>
  34. #include <pci.h>
  35. #include <pcmcia.h>
  36. #include <asm/io.h>
  37. #include <pcmcia/ss.h>
  38. #include <pcmcia/i82365.h>
  39. #include <pcmcia/yenta.h>
  40. #include <pcmcia/cirrus.h>
  41. static struct pci_device_id supported[] = {
  42. {PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6729},
  43. {0, 0}
  44. };
  45. #define CYCLE_TIME 120
  46. #ifdef DEBUG
  47. static void i82365_dump_regions (pci_dev_t dev);
  48. #endif
  49. typedef struct socket_info_t {
  50. pci_dev_t dev;
  51. u_short bcr;
  52. u_char pci_lat, cb_lat, sub_bus, cache;
  53. u_int cb_phys;
  54. socket_cap_t cap;
  55. u_short type;
  56. u_int flags;
  57. cirrus_state_t c_state;
  58. } socket_info_t;
  59. /* These definitions must match the pcic table! */
  60. typedef enum pcic_id {
  61. IS_PD6710, IS_PD672X, IS_VT83C469
  62. } pcic_id;
  63. typedef struct pcic_t {
  64. char *name;
  65. } pcic_t;
  66. static pcic_t pcic[] = {
  67. {" Cirrus PD6710: "},
  68. {" Cirrus PD672x: "},
  69. {" VIA VT83C469: "},
  70. };
  71. static socket_info_t socket;
  72. static socket_state_t state;
  73. static struct pccard_mem_map mem;
  74. static struct pccard_io_map io;
  75. /*====================================================================*/
  76. /* Some PCI shortcuts */
  77. static int pci_readb (socket_info_t * s, int r, u_char * v)
  78. {
  79. return pci_read_config_byte (s->dev, r, v);
  80. }
  81. static int pci_writeb (socket_info_t * s, int r, u_char v)
  82. {
  83. return pci_write_config_byte (s->dev, r, v);
  84. }
  85. static int pci_readw (socket_info_t * s, int r, u_short * v)
  86. {
  87. return pci_read_config_word (s->dev, r, v);
  88. }
  89. static int pci_writew (socket_info_t * s, int r, u_short v)
  90. {
  91. return pci_write_config_word (s->dev, r, v);
  92. }
  93. /*====================================================================*/
  94. #define cb_readb(s) readb((s)->cb_phys + 1)
  95. #define cb_writeb(s, v) writeb(v, (s)->cb_phys)
  96. #define cb_writeb2(s, v) writeb(v, (s)->cb_phys + 1)
  97. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  98. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  99. static u_char i365_get (socket_info_t * s, u_short reg)
  100. {
  101. u_char val;
  102. #ifdef CONFIG_PCMCIA_SLOT_A
  103. int slot = 0;
  104. #else
  105. int slot = 1;
  106. #endif
  107. val = I365_REG (slot, reg);
  108. cb_writeb (s, val);
  109. val = cb_readb (s);
  110. debug ("i365_get slot:%x reg: %x val: %x\n", slot, reg, val);
  111. return val;
  112. }
  113. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  114. {
  115. #ifdef CONFIG_PCMCIA_SLOT_A
  116. int slot = 0;
  117. #else
  118. int slot = 1;
  119. #endif
  120. u_char val;
  121. val = I365_REG (slot, reg);
  122. cb_writeb (s, val);
  123. cb_writeb2 (s, data);
  124. debug ("i365_set slot:%x reg: %x data:%x\n", slot, reg, data);
  125. }
  126. static void i365_bset (socket_info_t * s, u_short reg, u_char mask)
  127. {
  128. i365_set (s, reg, i365_get (s, reg) | mask);
  129. }
  130. static void i365_bclr (socket_info_t * s, u_short reg, u_char mask)
  131. {
  132. i365_set (s, reg, i365_get (s, reg) & ~mask);
  133. }
  134. #if 0 /* not used */
  135. static void i365_bflip (socket_info_t * s, u_short reg, u_char mask, int b)
  136. {
  137. u_char d = i365_get (s, reg);
  138. i365_set (s, reg, (b) ? (d | mask) : (d & ~mask));
  139. }
  140. static u_short i365_get_pair (socket_info_t * s, u_short reg)
  141. {
  142. return (i365_get (s, reg) + (i365_get (s, reg + 1) << 8));
  143. }
  144. #endif /* not used */
  145. static void i365_set_pair (socket_info_t * s, u_short reg, u_short data)
  146. {
  147. i365_set (s, reg, data & 0xff);
  148. i365_set (s, reg + 1, data >> 8);
  149. }
  150. /*======================================================================
  151. Code to save and restore global state information for Cirrus
  152. PD67xx controllers, and to set and report global configuration
  153. options.
  154. ======================================================================*/
  155. #define flip(v,b,f) (v = ((f)<0) ? v : ((f) ? ((v)|(b)) : ((v)&(~b))))
  156. static void cirrus_get_state (socket_info_t * s)
  157. {
  158. int i;
  159. cirrus_state_t *p = &s->c_state;
  160. p->misc1 = i365_get (s, PD67_MISC_CTL_1);
  161. p->misc1 &= (PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  162. p->misc2 = i365_get (s, PD67_MISC_CTL_2);
  163. for (i = 0; i < 6; i++)
  164. p->timer[i] = i365_get (s, PD67_TIME_SETUP (0) + i);
  165. }
  166. static void cirrus_set_state (socket_info_t * s)
  167. {
  168. int i;
  169. u_char misc;
  170. cirrus_state_t *p = &s->c_state;
  171. misc = i365_get (s, PD67_MISC_CTL_2);
  172. i365_set (s, PD67_MISC_CTL_2, p->misc2);
  173. if (misc & PD67_MC2_SUSPEND)
  174. udelay (50000);
  175. misc = i365_get (s, PD67_MISC_CTL_1);
  176. misc &= ~(PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  177. i365_set (s, PD67_MISC_CTL_1, misc | p->misc1);
  178. for (i = 0; i < 6; i++)
  179. i365_set (s, PD67_TIME_SETUP (0) + i, p->timer[i]);
  180. }
  181. static u_int cirrus_set_opts (socket_info_t * s)
  182. {
  183. cirrus_state_t *p = &s->c_state;
  184. u_int mask = 0xffff;
  185. #if DEBUG
  186. char buf[200];
  187. memset (buf, 0, 200);
  188. #endif
  189. if (has_ring == -1)
  190. has_ring = 1;
  191. flip (p->misc2, PD67_MC2_IRQ15_RI, has_ring);
  192. flip (p->misc2, PD67_MC2_DYNAMIC_MODE, dynamic_mode);
  193. #if DEBUG
  194. if (p->misc2 & PD67_MC2_IRQ15_RI)
  195. strcat (buf, " [ring]");
  196. if (p->misc2 & PD67_MC2_DYNAMIC_MODE)
  197. strcat (buf, " [dyn mode]");
  198. if (p->misc1 & PD67_MC1_INPACK_ENA)
  199. strcat (buf, " [inpack]");
  200. #endif
  201. if (p->misc2 & PD67_MC2_IRQ15_RI)
  202. mask &= ~0x8000;
  203. if (has_led > 0) {
  204. #if DEBUG
  205. strcat (buf, " [led]");
  206. #endif
  207. mask &= ~0x1000;
  208. }
  209. if (has_dma > 0) {
  210. #if DEBUG
  211. strcat (buf, " [dma]");
  212. #endif
  213. mask &= ~0x0600;
  214. flip (p->misc2, PD67_MC2_FREQ_BYPASS, freq_bypass);
  215. #if DEBUG
  216. if (p->misc2 & PD67_MC2_FREQ_BYPASS)
  217. strcat (buf, " [freq bypass]");
  218. #endif
  219. }
  220. if (setup_time >= 0)
  221. p->timer[0] = p->timer[3] = setup_time;
  222. if (cmd_time > 0) {
  223. p->timer[1] = cmd_time;
  224. p->timer[4] = cmd_time * 2 + 4;
  225. }
  226. if (p->timer[1] == 0) {
  227. p->timer[1] = 6;
  228. p->timer[4] = 16;
  229. if (p->timer[0] == 0)
  230. p->timer[0] = p->timer[3] = 1;
  231. }
  232. if (recov_time >= 0)
  233. p->timer[2] = p->timer[5] = recov_time;
  234. debug ("i82365 Opt: %s [%d/%d/%d] [%d/%d/%d]\n",
  235. buf,
  236. p->timer[0], p->timer[1], p->timer[2],
  237. p->timer[3], p->timer[4], p->timer[5]);
  238. return mask;
  239. }
  240. /*======================================================================
  241. Routines to handle common CardBus options
  242. ======================================================================*/
  243. /* Default settings for PCI command configuration register */
  244. #define CMD_DFLT (PCI_COMMAND_IO|PCI_COMMAND_MEMORY| \
  245. PCI_COMMAND_MASTER|PCI_COMMAND_WAIT)
  246. static void cb_get_state (socket_info_t * s)
  247. {
  248. pci_readb (s, PCI_CACHE_LINE_SIZE, &s->cache);
  249. pci_readb (s, PCI_LATENCY_TIMER, &s->pci_lat);
  250. pci_readb (s, CB_LATENCY_TIMER, &s->cb_lat);
  251. pci_readb (s, CB_CARDBUS_BUS, &s->cap.cardbus);
  252. pci_readb (s, CB_SUBORD_BUS, &s->sub_bus);
  253. pci_readw (s, CB_BRIDGE_CONTROL, &s->bcr);
  254. }
  255. static void cb_set_state (socket_info_t * s)
  256. {
  257. pci_writew (s, PCI_COMMAND, CMD_DFLT);
  258. pci_writeb (s, PCI_CACHE_LINE_SIZE, s->cache);
  259. pci_writeb (s, PCI_LATENCY_TIMER, s->pci_lat);
  260. pci_writeb (s, CB_LATENCY_TIMER, s->cb_lat);
  261. pci_writeb (s, CB_CARDBUS_BUS, s->cap.cardbus);
  262. pci_writeb (s, CB_SUBORD_BUS, s->sub_bus);
  263. pci_writew (s, CB_BRIDGE_CONTROL, s->bcr);
  264. }
  265. static void cb_set_opts (socket_info_t * s)
  266. {
  267. }
  268. /*======================================================================
  269. Power control for Cardbus controllers: used both for 16-bit and
  270. Cardbus cards.
  271. ======================================================================*/
  272. static int cb_set_power (socket_info_t * s, socket_state_t * state)
  273. {
  274. u_int reg = 0;
  275. reg = I365_PWR_NORESET;
  276. if (state->flags & SS_PWR_AUTO)
  277. reg |= I365_PWR_AUTO;
  278. if (state->flags & SS_OUTPUT_ENA)
  279. reg |= I365_PWR_OUT;
  280. if (state->Vpp != 0) {
  281. if (state->Vpp == 120) {
  282. reg |= I365_VPP1_12V;
  283. puts (" 12V card found: ");
  284. } else if (state->Vpp == state->Vcc) {
  285. reg |= I365_VPP1_5V;
  286. } else {
  287. puts (" power not found: ");
  288. return -1;
  289. }
  290. }
  291. if (state->Vcc != 0) {
  292. reg |= I365_VCC_5V;
  293. if (state->Vcc == 33) {
  294. puts (" 3.3V card found: ");
  295. i365_bset (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  296. } else if (state->Vcc == 50) {
  297. puts (" 5V card found: ");
  298. i365_bclr (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  299. } else {
  300. puts (" power not found: ");
  301. return -1;
  302. }
  303. }
  304. if (reg != i365_get (s, I365_POWER)) {
  305. reg = (I365_PWR_OUT | I365_PWR_NORESET | I365_VCC_5V | I365_VPP1_5V);
  306. i365_set (s, I365_POWER, reg);
  307. }
  308. return 0;
  309. }
  310. /*======================================================================
  311. Generic routines to get and set controller options
  312. ======================================================================*/
  313. static void get_bridge_state (socket_info_t * s)
  314. {
  315. cirrus_get_state (s);
  316. cb_get_state (s);
  317. }
  318. static void set_bridge_state (socket_info_t * s)
  319. {
  320. cb_set_state (s);
  321. i365_set (s, I365_GBLCTL, 0x00);
  322. i365_set (s, I365_GENCTL, 0x00);
  323. cirrus_set_state (s);
  324. }
  325. static void set_bridge_opts (socket_info_t * s)
  326. {
  327. cirrus_set_opts (s);
  328. cb_set_opts (s);
  329. }
  330. /*====================================================================*/
  331. #define PD67_EXT_INDEX 0x2e /* Extension index */
  332. #define PD67_EXT_DATA 0x2f /* Extension data */
  333. #define PD67_EXD_VS1(s) (0x01 << ((s)<<1))
  334. #define pd67_ext_get(s, r) \
  335. (i365_set(s, PD67_EXT_INDEX, r), i365_get(s, PD67_EXT_DATA))
  336. static int i365_get_status (socket_info_t * s, u_int * value)
  337. {
  338. u_int status;
  339. u_char val;
  340. u_char power, vcc, vpp;
  341. u_int powerstate;
  342. status = i365_get (s, I365_IDENT);
  343. status = i365_get (s, I365_STATUS);
  344. *value = ((status & I365_CS_DETECT) == I365_CS_DETECT) ? SS_DETECT : 0;
  345. if (i365_get (s, I365_INTCTL) & I365_PC_IOCARD) {
  346. *value |= (status & I365_CS_STSCHG) ? 0 : SS_STSCHG;
  347. } else {
  348. *value |= (status & I365_CS_BVD1) ? 0 : SS_BATDEAD;
  349. *value |= (status & I365_CS_BVD2) ? 0 : SS_BATWARN;
  350. }
  351. *value |= (status & I365_CS_WRPROT) ? SS_WRPROT : 0;
  352. *value |= (status & I365_CS_READY) ? SS_READY : 0;
  353. *value |= (status & I365_CS_POWERON) ? SS_POWERON : 0;
  354. /* Check for Cirrus CL-PD67xx chips */
  355. i365_set (s, PD67_CHIP_INFO, 0);
  356. val = i365_get (s, PD67_CHIP_INFO);
  357. s->type = -1;
  358. if ((val & PD67_INFO_CHIP_ID) == PD67_INFO_CHIP_ID) {
  359. val = i365_get (s, PD67_CHIP_INFO);
  360. if ((val & PD67_INFO_CHIP_ID) == 0) {
  361. s->type = (val & PD67_INFO_SLOTS) ? IS_PD672X : IS_PD6710;
  362. i365_set (s, PD67_EXT_INDEX, 0xe5);
  363. if (i365_get (s, PD67_EXT_INDEX) != 0xe5)
  364. s->type = IS_VT83C469;
  365. }
  366. } else {
  367. printf ("no Cirrus Chip found\n");
  368. *value = 0;
  369. return -1;
  370. }
  371. power = i365_get (s, I365_POWER);
  372. state.flags |= (power & I365_PWR_AUTO) ? SS_PWR_AUTO : 0;
  373. state.flags |= (power & I365_PWR_OUT) ? SS_OUTPUT_ENA : 0;
  374. vcc = power & I365_VCC_MASK;
  375. vpp = power & I365_VPP1_MASK;
  376. state.Vcc = state.Vpp = 0;
  377. if((vcc== 0) || (vpp == 0)) {
  378. /*
  379. * On the Cirrus we get the info which card voltage
  380. * we have in EXTERN DATA and write it to MISC_CTL1
  381. */
  382. powerstate = pd67_ext_get(s, PD67_EXTERN_DATA);
  383. if (powerstate & PD67_EXD_VS1(0)) {
  384. /* 5V Card */
  385. i365_bclr (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  386. } else {
  387. /* 3.3V Card */
  388. i365_bset (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  389. }
  390. i365_set (s, I365_POWER, (I365_PWR_OUT | I365_PWR_NORESET | I365_VCC_5V | I365_VPP1_5V));
  391. power = i365_get (s, I365_POWER);
  392. }
  393. if (power & I365_VCC_5V) {
  394. state.Vcc = (i365_get(s, PD67_MISC_CTL_1) & PD67_MC1_VCC_3V) ? 33 : 50;
  395. }
  396. if (power == I365_VPP1_12V)
  397. state.Vpp = 120;
  398. /* IO card, RESET flags, IO interrupt */
  399. power = i365_get (s, I365_INTCTL);
  400. state.flags |= (power & I365_PC_RESET) ? 0 : SS_RESET;
  401. if (power & I365_PC_IOCARD)
  402. state.flags |= SS_IOCARD;
  403. state.io_irq = power & I365_IRQ_MASK;
  404. /* Card status change mask */
  405. power = i365_get (s, I365_CSCINT);
  406. state.csc_mask = (power & I365_CSC_DETECT) ? SS_DETECT : 0;
  407. if (state.flags & SS_IOCARD)
  408. state.csc_mask |= (power & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  409. else {
  410. state.csc_mask |= (power & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  411. state.csc_mask |= (power & I365_CSC_BVD2) ? SS_BATWARN : 0;
  412. state.csc_mask |= (power & I365_CSC_READY) ? SS_READY : 0;
  413. }
  414. debug ("i82365: GetStatus(0) = flags %#3.3x, Vcc %d, Vpp %d, "
  415. "io_irq %d, csc_mask %#2.2x\n", state.flags,
  416. state.Vcc, state.Vpp, state.io_irq, state.csc_mask);
  417. return 0;
  418. } /* i365_get_status */
  419. static int i365_set_socket (socket_info_t * s, socket_state_t * state)
  420. {
  421. u_char reg;
  422. set_bridge_state (s);
  423. /* IO card, RESET flag */
  424. reg = 0;
  425. reg |= (state->flags & SS_RESET) ? 0 : I365_PC_RESET;
  426. reg |= (state->flags & SS_IOCARD) ? I365_PC_IOCARD : 0;
  427. i365_set (s, I365_INTCTL, reg);
  428. cb_set_power (s, state);
  429. #if 0
  430. /* Card status change interrupt mask */
  431. reg = s->cs_irq << 4;
  432. if (state->csc_mask & SS_DETECT)
  433. reg |= I365_CSC_DETECT;
  434. if (state->flags & SS_IOCARD) {
  435. if (state->csc_mask & SS_STSCHG)
  436. reg |= I365_CSC_STSCHG;
  437. } else {
  438. if (state->csc_mask & SS_BATDEAD)
  439. reg |= I365_CSC_BVD1;
  440. if (state->csc_mask & SS_BATWARN)
  441. reg |= I365_CSC_BVD2;
  442. if (state->csc_mask & SS_READY)
  443. reg |= I365_CSC_READY;
  444. }
  445. i365_set (s, I365_CSCINT, reg);
  446. i365_get (s, I365_CSC);
  447. #endif /* 0 */
  448. return 0;
  449. } /* i365_set_socket */
  450. /*====================================================================*/
  451. static int i365_set_mem_map (socket_info_t * s, struct pccard_mem_map *mem)
  452. {
  453. u_short base, i;
  454. u_char map;
  455. debug ("i82365: SetMemMap(%d, %#2.2x, %d ns, %#5.5lx-%#5.5lx, %#5.5x)\n",
  456. mem->map, mem->flags, mem->speed,
  457. mem->sys_start, mem->sys_stop, mem->card_start);
  458. map = mem->map;
  459. if ((map > 4) ||
  460. (mem->card_start > 0x3ffffff) ||
  461. (mem->sys_start > mem->sys_stop) ||
  462. (mem->speed > 1000)) {
  463. return -1;
  464. }
  465. /* Turn off the window before changing anything */
  466. if (i365_get (s, I365_ADDRWIN) & I365_ENA_MEM (map))
  467. i365_bclr (s, I365_ADDRWIN, I365_ENA_MEM (map));
  468. /* Take care of high byte, for PCI controllers */
  469. i365_set (s, CB_MEM_PAGE (map), mem->sys_start >> 24);
  470. base = I365_MEM (map);
  471. i = (mem->sys_start >> 12) & 0x0fff;
  472. if (mem->flags & MAP_16BIT)
  473. i |= I365_MEM_16BIT;
  474. if (mem->flags & MAP_0WS)
  475. i |= I365_MEM_0WS;
  476. i365_set_pair (s, base + I365_W_START, i);
  477. i = (mem->sys_stop >> 12) & 0x0fff;
  478. switch (mem->speed / CYCLE_TIME) {
  479. case 0:
  480. break;
  481. case 1:
  482. i |= I365_MEM_WS0;
  483. break;
  484. case 2:
  485. i |= I365_MEM_WS1;
  486. break;
  487. default:
  488. i |= I365_MEM_WS1 | I365_MEM_WS0;
  489. break;
  490. }
  491. i365_set_pair (s, base + I365_W_STOP, i);
  492. i = 0;
  493. if (mem->flags & MAP_WRPROT)
  494. i |= I365_MEM_WRPROT;
  495. if (mem->flags & MAP_ATTRIB)
  496. i |= I365_MEM_REG;
  497. i365_set_pair (s, base + I365_W_OFF, i);
  498. /* set System Memory map Upper Adress */
  499. i365_set(s, PD67_EXT_INDEX, PD67_MEM_PAGE(map));
  500. i365_set(s, PD67_EXT_DATA, ((mem->sys_start >> 24) & 0xff));
  501. /* Turn on the window if necessary */
  502. if (mem->flags & MAP_ACTIVE)
  503. i365_bset (s, I365_ADDRWIN, I365_ENA_MEM (map));
  504. return 0;
  505. } /* i365_set_mem_map */
  506. static int i365_set_io_map (socket_info_t * s, struct pccard_io_map *io)
  507. {
  508. u_char map, ioctl;
  509. map = io->map;
  510. /* comment out: comparison is always false due to limited range of data type */
  511. if ((map > 1) || /* (io->start > 0xffff) || (io->stop > 0xffff) || */
  512. (io->stop < io->start))
  513. return -1;
  514. /* Turn off the window before changing anything */
  515. if (i365_get (s, I365_ADDRWIN) & I365_ENA_IO (map))
  516. i365_bclr (s, I365_ADDRWIN, I365_ENA_IO (map));
  517. i365_set_pair (s, I365_IO (map) + I365_W_START, io->start);
  518. i365_set_pair (s, I365_IO (map) + I365_W_STOP, io->stop);
  519. ioctl = i365_get (s, I365_IOCTL) & ~I365_IOCTL_MASK (map);
  520. if (io->speed)
  521. ioctl |= I365_IOCTL_WAIT (map);
  522. if (io->flags & MAP_0WS)
  523. ioctl |= I365_IOCTL_0WS (map);
  524. if (io->flags & MAP_16BIT)
  525. ioctl |= I365_IOCTL_16BIT (map);
  526. if (io->flags & MAP_AUTOSZ)
  527. ioctl |= I365_IOCTL_IOCS16 (map);
  528. i365_set (s, I365_IOCTL, ioctl);
  529. /* Turn on the window if necessary */
  530. if (io->flags & MAP_ACTIVE)
  531. i365_bset (s, I365_ADDRWIN, I365_ENA_IO (map));
  532. return 0;
  533. } /* i365_set_io_map */
  534. /*====================================================================*/
  535. /*
  536. * PCI_ADDR = (HOST_ADDR - 0xfe000000)
  537. * see MPC 8245 Users Manual Adress Map B
  538. */
  539. #define HOST_TO_PCI(addr) ((addr) - 0xfe000000)
  540. #define PCI_TO_HOST(addr) ((addr) + 0xfe000000)
  541. int i82365_init (void)
  542. {
  543. u_int val;
  544. int i;
  545. if ((socket.dev = pci_find_devices (supported, 0)) < 0) {
  546. /* Controller not found */
  547. printf ("No PD67290 device found !!\n");
  548. return 1;
  549. }
  550. debug ("i82365 Device Found!\n");
  551. socket.cb_phys = PCMCIA_IO_BASE;
  552. /* set base address */
  553. pci_write_config_dword (socket.dev, PCI_BASE_ADDRESS_0,
  554. HOST_TO_PCI(socket.cb_phys));
  555. /* enable mapped memory and IO addresses */
  556. pci_write_config_dword (socket.dev,
  557. PCI_COMMAND,
  558. PCI_COMMAND_MEMORY |
  559. PCI_COMMAND_IO | PCI_COMMAND_WAIT);
  560. get_bridge_state (&socket);
  561. set_bridge_opts (&socket);
  562. i = i365_get_status (&socket, &val);
  563. if (i > -1) {
  564. puts (pcic[socket.type].name);
  565. } else {
  566. printf ("i82365: Controller not found.\n");
  567. return 1;
  568. }
  569. if((val & SS_DETECT) != SS_DETECT){
  570. puts ("No card\n");
  571. return 1;
  572. }
  573. state.flags |= SS_OUTPUT_ENA;
  574. i365_set_socket (&socket, &state);
  575. for (i = 500; i; i--) {
  576. if ((i365_get (&socket, I365_STATUS) & I365_CS_READY))
  577. break;
  578. udelay (1000);
  579. }
  580. if (i == 0) {
  581. /* PC Card not ready for data transfer */
  582. puts ("i82365 PC Card not ready for data transfer\n");
  583. return 1;
  584. }
  585. debug (" PC Card ready for data transfer: ");
  586. mem.map = 0;
  587. mem.flags = MAP_ATTRIB | MAP_ACTIVE;
  588. mem.speed = 300;
  589. mem.sys_start = CFG_PCMCIA_MEM_ADDR;
  590. mem.sys_stop = CFG_PCMCIA_MEM_ADDR + CFG_PCMCIA_MEM_SIZE - 1;
  591. mem.card_start = 0;
  592. i365_set_mem_map (&socket, &mem);
  593. mem.map = 1;
  594. mem.flags = MAP_ACTIVE;
  595. mem.speed = 300;
  596. mem.sys_start = CFG_PCMCIA_MEM_ADDR + CFG_PCMCIA_MEM_SIZE;
  597. mem.sys_stop = CFG_PCMCIA_MEM_ADDR + (2 * CFG_PCMCIA_MEM_SIZE) - 1;
  598. mem.card_start = 0;
  599. i365_set_mem_map (&socket, &mem);
  600. #ifdef DEBUG
  601. i82365_dump_regions (socket.dev);
  602. #endif
  603. return 0;
  604. }
  605. void i82365_exit (void)
  606. {
  607. io.map = 0;
  608. io.flags = 0;
  609. io.speed = 0;
  610. io.start = 0;
  611. io.stop = 0x1;
  612. i365_set_io_map (&socket, &io);
  613. mem.map = 0;
  614. mem.flags = 0;
  615. mem.speed = 0;
  616. mem.sys_start = 0;
  617. mem.sys_stop = 0x1000;
  618. mem.card_start = 0;
  619. i365_set_mem_map (&socket, &mem);
  620. mem.map = 1;
  621. mem.flags = 0;
  622. mem.speed = 0;
  623. mem.sys_start = 0;
  624. mem.sys_stop = 0x1000;
  625. mem.card_start = 0;
  626. i365_set_mem_map (&socket, &mem);
  627. state.Vcc = state.Vpp = 0;
  628. i365_set_socket (&socket, &state);
  629. }
  630. int pcmcia_on (void)
  631. {
  632. u_int rc;
  633. debug ("Enable PCMCIA " PCMCIA_SLOT_MSG "\n");
  634. rc = i82365_init();
  635. if (rc)
  636. goto exit;
  637. rc = check_ide_device(0);
  638. if (rc == 0)
  639. goto exit;
  640. i82365_exit();
  641. exit:
  642. return rc;
  643. }
  644. #if defined(CONFIG_CMD_PCMCIA)
  645. int pcmcia_off (void)
  646. {
  647. printf ("Disable PCMCIA " PCMCIA_SLOT_MSG "\n");
  648. i82365_exit();
  649. return 0;
  650. }
  651. #endif
  652. /*======================================================================
  653. Debug stuff
  654. ======================================================================*/
  655. #ifdef DEBUG
  656. static void i82365_dump_regions (pci_dev_t dev)
  657. {
  658. u_int tmp[2];
  659. u_int *mem = (void *) socket.cb_phys;
  660. u_char *cis = (void *) CFG_PCMCIA_MEM_ADDR;
  661. u_char *ide = (void *) (CFG_ATA_BASE_ADDR + CFG_ATA_REG_OFFSET);
  662. pci_read_config_dword (dev, 0x00, tmp + 0);
  663. pci_read_config_dword (dev, 0x80, tmp + 1);
  664. printf ("PCI CONF: %08X ... %08X\n",
  665. tmp[0], tmp[1]);
  666. printf ("PCI MEM: ... %08X ... %08X\n",
  667. mem[0x8 / 4], mem[0x800 / 4]);
  668. printf ("CIS: ...%c%c%c%c%c%c%c%c...\n",
  669. cis[0x38], cis[0x3a], cis[0x3c], cis[0x3e],
  670. cis[0x40], cis[0x42], cis[0x44], cis[0x48]);
  671. printf ("CIS CONF: %02X %02X %02X ...\n",
  672. cis[0x200], cis[0x202], cis[0x204]);
  673. printf ("IDE: %02X %02X %02X %02X %02X %02X %02X %02X\n",
  674. ide[0], ide[1], ide[2], ide[3],
  675. ide[4], ide[5], ide[6], ide[7]);
  676. }
  677. #endif /* DEBUG */
  678. #endif /* CONFIG_I82365 */