ti113x.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. ********************************************************************
  24. *
  25. * Lots of code copied from:
  26. *
  27. * i82365.c 1.352 - Linux driver for Intel 82365 and compatible
  28. * PC Card controllers, and Yenta-compatible PCI-to-CardBus controllers.
  29. * (C) 1999 David A. Hinds <dahinds@users.sourceforge.net>
  30. */
  31. #include <common.h>
  32. #ifdef CONFIG_I82365
  33. #include <command.h>
  34. #include <pci.h>
  35. #include <pcmcia.h>
  36. #include <asm/io.h>
  37. #include <pcmcia/ss.h>
  38. #include <pcmcia/i82365.h>
  39. #include <pcmcia/yenta.h>
  40. #include <pcmcia/ti113x.h>
  41. static struct pci_device_id supported[] = {
  42. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1510},
  43. {0, 0}
  44. };
  45. #define CYCLE_TIME 120
  46. #ifdef DEBUG
  47. static void i82365_dump_regions (pci_dev_t dev);
  48. #endif
  49. typedef struct socket_info_t {
  50. pci_dev_t dev;
  51. u_short bcr;
  52. u_char pci_lat, cb_lat, sub_bus, cache;
  53. u_int cb_phys;
  54. socket_cap_t cap;
  55. u_short type;
  56. u_int flags;
  57. ti113x_state_t state;
  58. } socket_info_t;
  59. static socket_info_t socket;
  60. static socket_state_t state;
  61. static struct pccard_mem_map mem;
  62. static struct pccard_io_map io;
  63. /*====================================================================*/
  64. /* Some PCI shortcuts */
  65. static int pci_readb (socket_info_t * s, int r, u_char * v)
  66. {
  67. return pci_read_config_byte (s->dev, r, v);
  68. }
  69. static int pci_writeb (socket_info_t * s, int r, u_char v)
  70. {
  71. return pci_write_config_byte (s->dev, r, v);
  72. }
  73. static int pci_readw (socket_info_t * s, int r, u_short * v)
  74. {
  75. return pci_read_config_word (s->dev, r, v);
  76. }
  77. static int pci_writew (socket_info_t * s, int r, u_short v)
  78. {
  79. return pci_write_config_word (s->dev, r, v);
  80. }
  81. static int pci_readl (socket_info_t * s, int r, u_int * v)
  82. {
  83. return pci_read_config_dword (s->dev, r, v);
  84. }
  85. static int pci_writel (socket_info_t * s, int r, u_int v)
  86. {
  87. return pci_write_config_dword (s->dev, r, v);
  88. }
  89. /*====================================================================*/
  90. #define cb_readb(s, r) readb((s)->cb_phys + (r))
  91. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  92. #define cb_writeb(s, r, v) writeb(v, (s)->cb_phys + (r))
  93. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  94. static u_char i365_get (socket_info_t * s, u_short reg)
  95. {
  96. return cb_readb (s, 0x0800 + reg);
  97. }
  98. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  99. {
  100. cb_writeb (s, 0x0800 + reg, data);
  101. }
  102. static void i365_bset (socket_info_t * s, u_short reg, u_char mask)
  103. {
  104. i365_set (s, reg, i365_get (s, reg) | mask);
  105. }
  106. static void i365_bclr (socket_info_t * s, u_short reg, u_char mask)
  107. {
  108. i365_set (s, reg, i365_get (s, reg) & ~mask);
  109. }
  110. #if 0 /* not used */
  111. static void i365_bflip (socket_info_t * s, u_short reg, u_char mask, int b)
  112. {
  113. u_char d = i365_get (s, reg);
  114. i365_set (s, reg, (b) ? (d | mask) : (d & ~mask));
  115. }
  116. static u_short i365_get_pair (socket_info_t * s, u_short reg)
  117. {
  118. return (i365_get (s, reg) + (i365_get (s, reg + 1) << 8));
  119. }
  120. #endif /* not used */
  121. static void i365_set_pair (socket_info_t * s, u_short reg, u_short data)
  122. {
  123. i365_set (s, reg, data & 0xff);
  124. i365_set (s, reg + 1, data >> 8);
  125. }
  126. /*======================================================================
  127. Code to save and restore global state information for TI 1130 and
  128. TI 1131 controllers, and to set and report global configuration
  129. options.
  130. ======================================================================*/
  131. static void ti113x_get_state (socket_info_t * s)
  132. {
  133. ti113x_state_t *p = &s->state;
  134. pci_readl (s, TI113X_SYSTEM_CONTROL, &p->sysctl);
  135. pci_readb (s, TI113X_CARD_CONTROL, &p->cardctl);
  136. pci_readb (s, TI113X_DEVICE_CONTROL, &p->devctl);
  137. pci_readb (s, TI1250_DIAGNOSTIC, &p->diag);
  138. pci_readl (s, TI12XX_IRQMUX, &p->irqmux);
  139. }
  140. static void ti113x_set_state (socket_info_t * s)
  141. {
  142. ti113x_state_t *p = &s->state;
  143. pci_writel (s, TI113X_SYSTEM_CONTROL, p->sysctl);
  144. pci_writeb (s, TI113X_CARD_CONTROL, p->cardctl);
  145. pci_writeb (s, TI113X_DEVICE_CONTROL, p->devctl);
  146. pci_writeb (s, TI1250_MULTIMEDIA_CTL, 0);
  147. pci_writeb (s, TI1250_DIAGNOSTIC, p->diag);
  148. pci_writel (s, TI12XX_IRQMUX, p->irqmux);
  149. i365_set_pair (s, TI113X_IO_OFFSET (0), 0);
  150. i365_set_pair (s, TI113X_IO_OFFSET (1), 0);
  151. }
  152. static u_int ti113x_set_opts (socket_info_t * s)
  153. {
  154. ti113x_state_t *p = &s->state;
  155. u_int mask = 0xffff;
  156. p->cardctl &= ~TI113X_CCR_ZVENABLE;
  157. p->cardctl |= TI113X_CCR_SPKROUTEN;
  158. return mask;
  159. }
  160. /*======================================================================
  161. Routines to handle common CardBus options
  162. ======================================================================*/
  163. /* Default settings for PCI command configuration register */
  164. #define CMD_DFLT (PCI_COMMAND_IO|PCI_COMMAND_MEMORY| \
  165. PCI_COMMAND_MASTER|PCI_COMMAND_WAIT)
  166. static void cb_get_state (socket_info_t * s)
  167. {
  168. pci_readb (s, PCI_CACHE_LINE_SIZE, &s->cache);
  169. pci_readb (s, PCI_LATENCY_TIMER, &s->pci_lat);
  170. pci_readb (s, CB_LATENCY_TIMER, &s->cb_lat);
  171. pci_readb (s, CB_CARDBUS_BUS, &s->cap.cardbus);
  172. pci_readb (s, CB_SUBORD_BUS, &s->sub_bus);
  173. pci_readw (s, CB_BRIDGE_CONTROL, &s->bcr);
  174. }
  175. static void cb_set_state (socket_info_t * s)
  176. {
  177. pci_writel (s, CB_LEGACY_MODE_BASE, 0);
  178. pci_writel (s, PCI_BASE_ADDRESS_0, s->cb_phys);
  179. pci_writew (s, PCI_COMMAND, CMD_DFLT);
  180. pci_writeb (s, PCI_CACHE_LINE_SIZE, s->cache);
  181. pci_writeb (s, PCI_LATENCY_TIMER, s->pci_lat);
  182. pci_writeb (s, CB_LATENCY_TIMER, s->cb_lat);
  183. pci_writeb (s, CB_CARDBUS_BUS, s->cap.cardbus);
  184. pci_writeb (s, CB_SUBORD_BUS, s->sub_bus);
  185. pci_writew (s, CB_BRIDGE_CONTROL, s->bcr);
  186. }
  187. static void cb_set_opts (socket_info_t * s)
  188. {
  189. if (s->cache == 0)
  190. s->cache = 8;
  191. if (s->pci_lat == 0)
  192. s->pci_lat = 0xa8;
  193. if (s->cb_lat == 0)
  194. s->cb_lat = 0xb0;
  195. }
  196. /*======================================================================
  197. Power control for Cardbus controllers: used both for 16-bit and
  198. Cardbus cards.
  199. ======================================================================*/
  200. static int cb_set_power (socket_info_t * s, socket_state_t * state)
  201. {
  202. u_int reg = 0;
  203. /* restart card voltage detection if it seems appropriate */
  204. if ((state->Vcc == 0) && (state->Vpp == 0) &&
  205. !(cb_readl (s, CB_SOCKET_STATE) & CB_SS_VSENSE))
  206. cb_writel (s, CB_SOCKET_FORCE, CB_SF_CVSTEST);
  207. switch (state->Vcc) {
  208. case 0:
  209. reg = 0;
  210. break;
  211. case 33:
  212. reg = CB_SC_VCC_3V;
  213. break;
  214. case 50:
  215. reg = CB_SC_VCC_5V;
  216. break;
  217. default:
  218. return -1;
  219. }
  220. switch (state->Vpp) {
  221. case 0:
  222. break;
  223. case 33:
  224. reg |= CB_SC_VPP_3V;
  225. break;
  226. case 50:
  227. reg |= CB_SC_VPP_5V;
  228. break;
  229. case 120:
  230. reg |= CB_SC_VPP_12V;
  231. break;
  232. default:
  233. return -1;
  234. }
  235. if (reg != cb_readl (s, CB_SOCKET_CONTROL))
  236. cb_writel (s, CB_SOCKET_CONTROL, reg);
  237. return 0;
  238. }
  239. /*======================================================================
  240. Generic routines to get and set controller options
  241. ======================================================================*/
  242. static void get_bridge_state (socket_info_t * s)
  243. {
  244. ti113x_get_state (s);
  245. cb_get_state (s);
  246. }
  247. static void set_bridge_state (socket_info_t * s)
  248. {
  249. cb_set_state (s);
  250. i365_set (s, I365_GBLCTL, 0x00);
  251. i365_set (s, I365_GENCTL, 0x00);
  252. ti113x_set_state (s);
  253. }
  254. static void set_bridge_opts (socket_info_t * s)
  255. {
  256. ti113x_set_opts (s);
  257. cb_set_opts (s);
  258. }
  259. /*====================================================================*/
  260. #define PD67_EXT_INDEX 0x2e /* Extension index */
  261. #define PD67_EXT_DATA 0x2f /* Extension data */
  262. #define PD67_EXD_VS1(s) (0x01 << ((s)<<1))
  263. #define pd67_ext_get(s, r) \
  264. (i365_set(s, PD67_EXT_INDEX, r), i365_get(s, PD67_EXT_DATA))
  265. static int i365_get_status (socket_info_t * s, u_int * value)
  266. {
  267. u_int status;
  268. status = i365_get (s, I365_IDENT);
  269. status = i365_get (s, I365_STATUS);
  270. *value = ((status & I365_CS_DETECT) == I365_CS_DETECT) ? SS_DETECT : 0;
  271. if (i365_get (s, I365_INTCTL) & I365_PC_IOCARD) {
  272. *value |= (status & I365_CS_STSCHG) ? 0 : SS_STSCHG;
  273. } else {
  274. *value |= (status & I365_CS_BVD1) ? 0 : SS_BATDEAD;
  275. *value |= (status & I365_CS_BVD2) ? 0 : SS_BATWARN;
  276. }
  277. *value |= (status & I365_CS_WRPROT) ? SS_WRPROT : 0;
  278. *value |= (status & I365_CS_READY) ? SS_READY : 0;
  279. *value |= (status & I365_CS_POWERON) ? SS_POWERON : 0;
  280. status = cb_readl (s, CB_SOCKET_STATE);
  281. *value |= (status & CB_SS_32BIT) ? SS_CARDBUS : 0;
  282. *value |= (status & CB_SS_3VCARD) ? SS_3VCARD : 0;
  283. *value |= (status & CB_SS_XVCARD) ? SS_XVCARD : 0;
  284. *value |= (status & CB_SS_VSENSE) ? 0 : SS_PENDING;
  285. /* For now, ignore cards with unsupported voltage keys */
  286. if (*value & SS_XVCARD)
  287. *value &= ~(SS_DETECT | SS_3VCARD | SS_XVCARD);
  288. return 0;
  289. } /* i365_get_status */
  290. static int i365_set_socket (socket_info_t * s, socket_state_t * state)
  291. {
  292. u_char reg;
  293. set_bridge_state (s);
  294. /* IO card, RESET flag */
  295. reg = 0;
  296. reg |= (state->flags & SS_RESET) ? 0 : I365_PC_RESET;
  297. reg |= (state->flags & SS_IOCARD) ? I365_PC_IOCARD : 0;
  298. i365_set (s, I365_INTCTL, reg);
  299. reg = I365_PWR_NORESET;
  300. if (state->flags & SS_PWR_AUTO)
  301. reg |= I365_PWR_AUTO;
  302. if (state->flags & SS_OUTPUT_ENA)
  303. reg |= I365_PWR_OUT;
  304. cb_set_power (s, state);
  305. reg |= i365_get (s, I365_POWER) & (I365_VCC_MASK | I365_VPP1_MASK);
  306. if (reg != i365_get (s, I365_POWER))
  307. i365_set (s, I365_POWER, reg);
  308. return 0;
  309. } /* i365_set_socket */
  310. /*====================================================================*/
  311. static int i365_set_mem_map (socket_info_t * s, struct pccard_mem_map *mem)
  312. {
  313. u_short base, i;
  314. u_char map;
  315. debug ("i82365: SetMemMap(%d, %#2.2x, %d ns, %#5.5lx-%#5.5lx, %#5.5x)\n",
  316. mem->map, mem->flags, mem->speed,
  317. mem->sys_start, mem->sys_stop, mem->card_start);
  318. map = mem->map;
  319. if ((map > 4) ||
  320. (mem->card_start > 0x3ffffff) ||
  321. (mem->sys_start > mem->sys_stop) ||
  322. (mem->speed > 1000)) {
  323. return -1;
  324. }
  325. /* Turn off the window before changing anything */
  326. if (i365_get (s, I365_ADDRWIN) & I365_ENA_MEM (map))
  327. i365_bclr (s, I365_ADDRWIN, I365_ENA_MEM (map));
  328. /* Take care of high byte, for PCI controllers */
  329. i365_set (s, CB_MEM_PAGE (map), mem->sys_start >> 24);
  330. base = I365_MEM (map);
  331. i = (mem->sys_start >> 12) & 0x0fff;
  332. if (mem->flags & MAP_16BIT)
  333. i |= I365_MEM_16BIT;
  334. if (mem->flags & MAP_0WS)
  335. i |= I365_MEM_0WS;
  336. i365_set_pair (s, base + I365_W_START, i);
  337. i = (mem->sys_stop >> 12) & 0x0fff;
  338. switch (mem->speed / CYCLE_TIME) {
  339. case 0:
  340. break;
  341. case 1:
  342. i |= I365_MEM_WS0;
  343. break;
  344. case 2:
  345. i |= I365_MEM_WS1;
  346. break;
  347. default:
  348. i |= I365_MEM_WS1 | I365_MEM_WS0;
  349. break;
  350. }
  351. i365_set_pair (s, base + I365_W_STOP, i);
  352. i = ((mem->card_start - mem->sys_start) >> 12) & 0x3fff;
  353. if (mem->flags & MAP_WRPROT)
  354. i |= I365_MEM_WRPROT;
  355. if (mem->flags & MAP_ATTRIB)
  356. i |= I365_MEM_REG;
  357. i365_set_pair (s, base + I365_W_OFF, i);
  358. /* Turn on the window if necessary */
  359. if (mem->flags & MAP_ACTIVE)
  360. i365_bset (s, I365_ADDRWIN, I365_ENA_MEM (map));
  361. return 0;
  362. } /* i365_set_mem_map */
  363. static int i365_set_io_map (socket_info_t * s, struct pccard_io_map *io)
  364. {
  365. u_char map, ioctl;
  366. map = io->map;
  367. /* comment out: comparison is always false due to limited range of data type */
  368. if ((map > 1) || /* (io->start > 0xffff) || (io->stop > 0xffff) || */
  369. (io->stop < io->start))
  370. return -1;
  371. /* Turn off the window before changing anything */
  372. if (i365_get (s, I365_ADDRWIN) & I365_ENA_IO (map))
  373. i365_bclr (s, I365_ADDRWIN, I365_ENA_IO (map));
  374. i365_set_pair (s, I365_IO (map) + I365_W_START, io->start);
  375. i365_set_pair (s, I365_IO (map) + I365_W_STOP, io->stop);
  376. ioctl = i365_get (s, I365_IOCTL) & ~I365_IOCTL_MASK (map);
  377. if (io->speed)
  378. ioctl |= I365_IOCTL_WAIT (map);
  379. if (io->flags & MAP_0WS)
  380. ioctl |= I365_IOCTL_0WS (map);
  381. if (io->flags & MAP_16BIT)
  382. ioctl |= I365_IOCTL_16BIT (map);
  383. if (io->flags & MAP_AUTOSZ)
  384. ioctl |= I365_IOCTL_IOCS16 (map);
  385. i365_set (s, I365_IOCTL, ioctl);
  386. /* Turn on the window if necessary */
  387. if (io->flags & MAP_ACTIVE)
  388. i365_bset (s, I365_ADDRWIN, I365_ENA_IO (map));
  389. return 0;
  390. } /* i365_set_io_map */
  391. /*====================================================================*/
  392. int i82365_init (void)
  393. {
  394. u_int val;
  395. int i;
  396. if ((socket.dev = pci_find_devices (supported, 0)) < 0) {
  397. /* Controller not found */
  398. return 1;
  399. }
  400. debug ("i82365 Device Found!\n");
  401. pci_read_config_dword (socket.dev, PCI_BASE_ADDRESS_0, &socket.cb_phys);
  402. socket.cb_phys &= ~0xf;
  403. get_bridge_state (&socket);
  404. set_bridge_opts (&socket);
  405. i = i365_get_status (&socket, &val);
  406. if (val & SS_DETECT) {
  407. if (val & SS_3VCARD) {
  408. state.Vcc = state.Vpp = 33;
  409. puts (" 3.3V card found: ");
  410. } else if (!(val & SS_XVCARD)) {
  411. state.Vcc = state.Vpp = 50;
  412. puts (" 5.0V card found: ");
  413. } else {
  414. puts ("i82365: unsupported voltage key\n");
  415. state.Vcc = state.Vpp = 0;
  416. }
  417. } else {
  418. /* No card inserted */
  419. puts ("No card\n");
  420. return 1;
  421. }
  422. state.flags = SS_IOCARD | SS_OUTPUT_ENA;
  423. state.csc_mask = 0;
  424. state.io_irq = 0;
  425. i365_set_socket (&socket, &state);
  426. for (i = 500; i; i--) {
  427. if ((i365_get (&socket, I365_STATUS) & I365_CS_READY))
  428. break;
  429. udelay (1000);
  430. }
  431. if (i == 0) {
  432. /* PC Card not ready for data transfer */
  433. puts ("i82365 PC Card not ready for data transfer\n");
  434. return 1;
  435. }
  436. debug (" PC Card ready for data transfer: ");
  437. mem.map = 0;
  438. mem.flags = MAP_ATTRIB | MAP_ACTIVE;
  439. mem.speed = 300;
  440. mem.sys_start = CFG_PCMCIA_MEM_ADDR;
  441. mem.sys_stop = CFG_PCMCIA_MEM_ADDR + CFG_PCMCIA_MEM_SIZE - 1;
  442. mem.card_start = 0;
  443. i365_set_mem_map (&socket, &mem);
  444. io.map = 0;
  445. io.flags = MAP_AUTOSZ | MAP_ACTIVE;
  446. io.speed = 0;
  447. io.start = 0x0100;
  448. io.stop = 0x010F;
  449. i365_set_io_map (&socket, &io);
  450. #ifdef DEBUG
  451. i82365_dump_regions (socket.dev);
  452. #endif
  453. return 0;
  454. }
  455. void i82365_exit (void)
  456. {
  457. io.map = 0;
  458. io.flags = 0;
  459. io.speed = 0;
  460. io.start = 0;
  461. io.stop = 0x1;
  462. i365_set_io_map (&socket, &io);
  463. mem.map = 0;
  464. mem.flags = 0;
  465. mem.speed = 0;
  466. mem.sys_start = 0;
  467. mem.sys_stop = 0x1000;
  468. mem.card_start = 0;
  469. i365_set_mem_map (&socket, &mem);
  470. socket.state.sysctl &= 0xFFFF00FF;
  471. state.Vcc = state.Vpp = 0;
  472. i365_set_socket (&socket, &state);
  473. }
  474. int pcmcia_on (void)
  475. {
  476. u_int rc;
  477. debug ("Enable PCMCIA " PCMCIA_SLOT_MSG "\n");
  478. rc = i82365_init();
  479. if (rc)
  480. goto exit;
  481. rc = check_ide_device(0);
  482. if (rc == 0)
  483. goto exit;
  484. i82365_exit();
  485. exit:
  486. return rc;
  487. }
  488. #if defined(CONFIG_CMD_PCMCIA)
  489. int pcmcia_off (void)
  490. {
  491. printf ("Disable PCMCIA " PCMCIA_SLOT_MSG "\n");
  492. i82365_exit();
  493. return 0;
  494. }
  495. #endif
  496. /*======================================================================
  497. Debug stuff
  498. ======================================================================*/
  499. #ifdef DEBUG
  500. static void i82365_dump_regions (pci_dev_t dev)
  501. {
  502. u_int tmp[2];
  503. u_int *mem = (void *) socket.cb_phys;
  504. u_char *cis = (void *) CFG_PCMCIA_MEM_ADDR;
  505. u_char *ide = (void *) (CFG_ATA_BASE_ADDR + CFG_ATA_REG_OFFSET);
  506. pci_read_config_dword (dev, 0x00, tmp + 0);
  507. pci_read_config_dword (dev, 0x80, tmp + 1);
  508. printf ("PCI CONF: %08X ... %08X\n",
  509. tmp[0], tmp[1]);
  510. printf ("PCI MEM: ... %08X ... %08X\n",
  511. mem[0x8 / 4], mem[0x800 / 4]);
  512. printf ("CIS: ...%c%c%c%c%c%c%c%c...\n",
  513. cis[0x38], cis[0x3a], cis[0x3c], cis[0x3e],
  514. cis[0x40], cis[0x42], cis[0x44], cis[0x48]);
  515. printf ("CIS CONF: %02X %02X %02X ...\n",
  516. cis[0x200], cis[0x202], cis[0x204]);
  517. printf ("IDE: %02X %02X %02X %02X %02X %02X %02X %02X\n",
  518. ide[0], ide[1], ide[2], ide[3],
  519. ide[4], ide[5], ide[6], ide[7]);
  520. }
  521. #endif /* DEBUG */
  522. #endif /* CONFIG_I82365 */