atngw100.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * Copyright (C) 2006 Atmel Corporation
  3. *
  4. * Configuration settings for the AVR32 Network Gateway
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #include <asm/arch/memory-map.h>
  27. #define CONFIG_AVR32 1
  28. #define CONFIG_AT32AP 1
  29. #define CONFIG_AT32AP7000 1
  30. #define CONFIG_ATNGW100 1
  31. #define CFG_HZ 1000
  32. /*
  33. * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
  34. * frequency, the HSB and PBB busses to run at 1/2 the PLL frequency
  35. * and the PBA bus to run at 1/4 the PLL frequency.
  36. */
  37. #define CONFIG_PLL 1
  38. #define CFG_POWER_MANAGER 1
  39. #define CFG_OSC0_HZ 20000000
  40. #define CFG_PLL0_DIV 1
  41. #define CFG_PLL0_MUL 7
  42. #define CFG_PLL0_SUPPRESS_CYCLES 16
  43. #define CFG_CLKDIV_CPU 0
  44. #define CFG_CLKDIV_HSB 1
  45. #define CFG_CLKDIV_PBA 2
  46. #define CFG_CLKDIV_PBB 1
  47. /*
  48. * The PLLOPT register controls the PLL like this:
  49. * icp = PLLOPT<2>
  50. * ivco = PLLOPT<1:0>
  51. *
  52. * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
  53. */
  54. #define CFG_PLL0_OPT 0x04
  55. #define CONFIG_USART1 1
  56. /* User serviceable stuff */
  57. #define CONFIG_DOS_PARTITION 1
  58. #define CONFIG_CMDLINE_TAG 1
  59. #define CONFIG_SETUP_MEMORY_TAGS 1
  60. #define CONFIG_INITRD_TAG 1
  61. #define CONFIG_STACKSIZE (2048)
  62. #define CONFIG_BAUDRATE 115200
  63. #define CONFIG_BOOTARGS \
  64. "console=ttyS0 root=/dev/mtdblock1 rootfstype=jffs2"
  65. #define CONFIG_BOOTCOMMAND \
  66. "fsload; bootm"
  67. /*
  68. * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
  69. * data on the serial line may interrupt the boot sequence.
  70. */
  71. #define CONFIG_BOOTDELAY 1
  72. #define CONFIG_AUTOBOOT 1
  73. #define CONFIG_AUTOBOOT_KEYED 1
  74. #define CONFIG_AUTOBOOT_PROMPT \
  75. "Press SPACE to abort autoboot in %d seconds\n", bootdelay
  76. #define CONFIG_AUTOBOOT_DELAY_STR "d"
  77. #define CONFIG_AUTOBOOT_STOP_STR " "
  78. /*
  79. * After booting the board for the first time, new ethernet addresses
  80. * should be generated and assigned to the environment variables
  81. * "ethaddr" and "eth1addr". This is normally done during production.
  82. */
  83. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
  84. #define CONFIG_NET_MULTI 1
  85. /*
  86. * BOOTP/DHCP options
  87. */
  88. #define CONFIG_BOOTP_SUBNETMASK
  89. #define CONFIG_BOOTP_GATEWAY
  90. #define CONFIG_DOS_PARTITION 1
  91. /*
  92. * Command line configuration.
  93. */
  94. #include <config_cmd_default.h>
  95. #define CONFIG_CMD_ASKENV
  96. #define CONFIG_CMD_DHCP
  97. #define CONFIG_CMD_EXT2
  98. #define CONFIG_CMD_FAT
  99. #define CONFIG_CMD_JFFS2
  100. #define CONFIG_CMD_MMC
  101. #define CONFIG_CMD_SF
  102. #define CONFIG_CMD_SPI
  103. #undef CONFIG_CMD_AUTOSCRIPT
  104. #undef CONFIG_CMD_FPGA
  105. #undef CONFIG_CMD_SETGETDCR
  106. #undef CONFIG_CMD_XIMG
  107. #define CONFIG_ATMEL_USART 1
  108. #define CONFIG_MACB 1
  109. #define CONFIG_PIO2 1
  110. #define CFG_NR_PIOS 5
  111. #define CFG_HSDRAMC 1
  112. #define CONFIG_MMC 1
  113. #define CONFIG_ATMEL_MCI 1
  114. #define CONFIG_ATMEL_SPI 1
  115. #define CONFIG_SPI_FLASH 1
  116. #define CONFIG_SPI_FLASH_ATMEL 1
  117. #define CFG_DCACHE_LINESZ 32
  118. #define CFG_ICACHE_LINESZ 32
  119. #define CONFIG_NR_DRAM_BANKS 1
  120. #define CFG_FLASH_CFI 1
  121. #define CFG_FLASH_CFI_DRIVER 1
  122. #define CFG_FLASH_BASE 0x00000000
  123. #define CFG_FLASH_SIZE 0x800000
  124. #define CFG_MAX_FLASH_BANKS 1
  125. #define CFG_MAX_FLASH_SECT 135
  126. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  127. #define CFG_INTRAM_BASE INTERNAL_SRAM_BASE
  128. #define CFG_INTRAM_SIZE INTERNAL_SRAM_SIZE
  129. #define CFG_SDRAM_BASE EBI_SDRAM_BASE
  130. #define CFG_ENV_IS_IN_FLASH 1
  131. #define CFG_ENV_SIZE 65536
  132. #define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_FLASH_SIZE - CFG_ENV_SIZE)
  133. #define CFG_INIT_SP_ADDR (CFG_INTRAM_BASE + CFG_INTRAM_SIZE)
  134. #define CFG_MALLOC_LEN (256*1024)
  135. #define CFG_DMA_ALLOC_LEN (16384)
  136. /* Allow 4MB for the kernel run-time image */
  137. #define CFG_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
  138. #define CFG_BOOTPARAMS_LEN (16 * 1024)
  139. /* Other configuration settings that shouldn't have to change all that often */
  140. #define CFG_PROMPT "U-Boot> "
  141. #define CFG_CBSIZE 256
  142. #define CFG_MAXARGS 16
  143. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  144. #define CFG_LONGHELP 1
  145. #define CFG_MEMTEST_START EBI_SDRAM_BASE
  146. #define CFG_MEMTEST_END (CFG_MEMTEST_START + 0x1f00000)
  147. #define CFG_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
  148. #endif /* __CONFIG_H */