at91rm9200dk.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * Rick Bronson <rick@efn.org>
  3. *
  4. * Configuation settings for the AT91RM9200DK board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* ARM asynchronous clock */
  27. #define AT91C_MAIN_CLOCK 179712000 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
  28. #define AT91C_MASTER_CLOCK 59904000 /* peripheral clock (AT91C_MASTER_CLOCK / 3) */
  29. /* #define AT91C_MASTER_CLOCK 44928000 */ /* peripheral clock (AT91C_MASTER_CLOCK / 4) */
  30. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  31. #define CONFIG_ARM920T 1 /* This is an ARM920T Core */
  32. #define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
  33. #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
  34. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  35. #define USE_920T_MMU 1
  36. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  37. #define CONFIG_SETUP_MEMORY_TAGS 1
  38. #define CONFIG_INITRD_TAG 1
  39. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  40. #define CFG_USE_MAIN_OSCILLATOR 1
  41. /* flash */
  42. #define MC_PUIA_VAL 0x00000000
  43. #define MC_PUP_VAL 0x00000000
  44. #define MC_PUER_VAL 0x00000000
  45. #define MC_ASR_VAL 0x00000000
  46. #define MC_AASR_VAL 0x00000000
  47. #define EBI_CFGR_VAL 0x00000000
  48. #define SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
  49. /* clocks */
  50. #define PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
  51. #define PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
  52. #define MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
  53. /* sdram */
  54. #define PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
  55. #define PIOC_BSR_VAL 0x00000000
  56. #define PIOC_PDR_VAL 0xFFFF0000
  57. #define EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
  58. #define SDRC_CR_VAL 0x2188c155 /* set up the SDRAM */
  59. #define SDRAM 0x20000000 /* address of the SDRAM */
  60. #define SDRAM1 0x20000080 /* address of the SDRAM */
  61. #define SDRAM_VAL 0x00000000 /* value written to SDRAM */
  62. #define SDRC_MR_VAL 0x00000002 /* Precharge All */
  63. #define SDRC_MR_VAL1 0x00000004 /* refresh */
  64. #define SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
  65. #define SDRC_MR_VAL3 0x00000000 /* Normal Mode */
  66. #define SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
  67. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  68. /*
  69. * Size of malloc() pool
  70. */
  71. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  72. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  73. #define CONFIG_BAUDRATE 115200
  74. /*
  75. * Hardware drivers
  76. */
  77. /* define one of these to choose the DBGU, USART0 or USART1 as console */
  78. #define CONFIG_DBGU
  79. #undef CONFIG_USART0
  80. #undef CONFIG_USART1
  81. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  82. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  83. #define CONFIG_BOOTDELAY 3
  84. /* #define CONFIG_ENV_OVERWRITE 1 */
  85. /*
  86. * BOOTP options
  87. */
  88. #define CONFIG_BOOTP_BOOTFILESIZE
  89. #define CONFIG_BOOTP_BOOTPATH
  90. #define CONFIG_BOOTP_GATEWAY
  91. #define CONFIG_BOOTP_HOSTNAME
  92. /*
  93. * Command line configuration.
  94. */
  95. #include <config_cmd_default.h>
  96. #define CONFIG_CMD_DHCP
  97. #define CONFIG_CMD_MII
  98. #define CONFIG_CMD_NAND
  99. #define CFG_NAND_LEGACY
  100. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  101. #define SECTORSIZE 512
  102. #define ADDR_COLUMN 1
  103. #define ADDR_PAGE 2
  104. #define ADDR_COLUMN_PAGE 3
  105. #define NAND_ChipID_UNKNOWN 0x00
  106. #define NAND_MAX_FLOORS 1
  107. #define NAND_MAX_CHIPS 1
  108. #define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
  109. #define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
  110. #include <asm/arch/AT91RM9200.h> /* needed for port definitions */
  111. #define NAND_DISABLE_CE(nand) do { *AT91C_PIOC_SODR = AT91C_PIO_PC0;} while(0)
  112. #define NAND_ENABLE_CE(nand) do { *AT91C_PIOC_CODR = AT91C_PIO_PC0;} while(0)
  113. #define NAND_WAIT_READY(nand) while (!(*AT91C_PIOC_PDSR & AT91C_PIO_PC2))
  114. #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_CLE) = (__u8)(d); } while(0)
  115. #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr | AT91_SMART_MEDIA_ALE) = (__u8)(d); } while(0)
  116. #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
  117. #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
  118. /* the following are NOP's in our implementation */
  119. #define NAND_CTL_CLRALE(nandptr)
  120. #define NAND_CTL_SETALE(nandptr)
  121. #define NAND_CTL_CLRCLE(nandptr)
  122. #define NAND_CTL_SETCLE(nandptr)
  123. #define CONFIG_NR_DRAM_BANKS 1
  124. #define PHYS_SDRAM 0x20000000
  125. #define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
  126. #define CFG_MEMTEST_START PHYS_SDRAM
  127. #define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
  128. #define CONFIG_DRIVER_ETHER
  129. #define CONFIG_NET_RETRY_COUNT 20
  130. #define CONFIG_AT91C_USE_RMII
  131. /* AC Characteristics */
  132. /* DLYBS = tCSS = 250ns min and DLYBCT = tCSH = 250ns */
  133. #define DATAFLASH_TCSS (0xC << 16)
  134. #define DATAFLASH_TCHS (0x1 << 24)
  135. #define CONFIG_HAS_DATAFLASH 1
  136. #define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
  137. #define CFG_MAX_DATAFLASH_BANKS 2
  138. #define CFG_MAX_DATAFLASH_PAGES 16384
  139. #define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
  140. #define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
  141. #define PHYS_FLASH_1 0x10000000
  142. #define PHYS_FLASH_SIZE 0x200000 /* 2 megs main flash */
  143. #define CFG_FLASH_BASE PHYS_FLASH_1
  144. #define CFG_MAX_FLASH_BANKS 1
  145. #define CFG_MAX_FLASH_SECT 256
  146. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  147. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  148. #undef CFG_ENV_IS_IN_DATAFLASH
  149. #ifdef CFG_ENV_IS_IN_DATAFLASH
  150. #define CFG_ENV_OFFSET 0x20000
  151. #define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
  152. #define CFG_ENV_SIZE 0x2000 /* 0x8000 */
  153. #else
  154. #define CFG_ENV_IS_IN_FLASH 1
  155. #ifdef CONFIG_SKIP_LOWLEVEL_INIT
  156. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0xe000) /* between boot.bin and u-boot.bin.gz */
  157. #define CFG_ENV_SIZE 0x2000 /* 0x8000 */
  158. #else
  159. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x60000) /* after u-boot.bin */
  160. #define CFG_ENV_SIZE 0x10000 /* sectors are 64K here */
  161. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  162. #endif /* CFG_ENV_IS_IN_DATAFLASH */
  163. #define CFG_LOAD_ADDR 0x21000000 /* default load address */
  164. #ifdef CONFIG_SKIP_LOWLEVEL_INIT
  165. #define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
  166. #define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
  167. #define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
  168. #else
  169. #define CFG_BOOT_SIZE 0x00 /* 0 KBytes */
  170. #define CFG_U_BOOT_BASE PHYS_FLASH_1
  171. #define CFG_U_BOOT_SIZE 0x60000 /* 384 KBytes */
  172. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  173. #define CFG_BAUDRATE_TABLE { 115200, 19200, 38400, 57600, 9600 }
  174. #define CFG_PROMPT "U-Boot> " /* Monitor Command Prompt */
  175. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  176. #define CFG_MAXARGS 16 /* max number of command args */
  177. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  178. #define CFG_HZ 1000
  179. #define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */
  180. /* AT91C_TC_TIMER_DIV1_CLOCK */
  181. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  182. #ifdef CONFIG_USE_IRQ
  183. #error CONFIG_USE_IRQ not supported
  184. #endif
  185. #endif