SXNI855T.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * U-Boot configuration for SIXNET SXNI855T CPU board.
  3. * This board is based (loosely) on the Motorola FADS board, so this
  4. * file is based (loosely) on config_FADS860T.h, see it for additional
  5. * credits.
  6. *
  7. * Copyright (c) 2000-2002 Dave Ellis, SIXNET, dge@sixnetio.com
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. */
  28. /*
  29. * Memory map:
  30. *
  31. * ff100000 -> ff13ffff : FPGA CS1
  32. * ff030000 -> ff03ffff : EXPANSION CS7
  33. * ff020000 -> ff02ffff : DATA FLASH CS4
  34. * ff018000 -> ff01ffff : UART B CS6/UPMB
  35. * ff010000 -> ff017fff : UART A CS5/UPMB
  36. * ff000000 -> ff00ffff : IMAP internal to the MPC855T
  37. * f8000000 -> fbffffff : FLASH CS0 up to 64MB
  38. * f4000000 -> f7ffffff : NVSRAM CS2 up to 64MB
  39. * 00000000 -> 0fffffff : SDRAM CS3/UPMA up to 256MB
  40. */
  41. /* ------------------------------------------------------------------------- */
  42. /*
  43. * board/config.h - configuration options, board specific
  44. */
  45. #ifndef __CONFIG_H
  46. #define __CONFIG_H
  47. /*
  48. * High Level Configuration Options
  49. * (easy to change)
  50. */
  51. #include <mpc8xx_irq.h>
  52. #define CONFIG_SXNI855T 1 /* SIXNET IPm 855T CPU module */
  53. /* The 855T is just a stripped 860T and needs code for 860, so for now
  54. * at least define 860, 860T and 855T
  55. */
  56. #define CONFIG_MPC860 1
  57. #define CONFIG_MPC860T 1
  58. #define CONFIG_MPC855T 1
  59. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  60. #undef CONFIG_8xx_CONS_SMC2
  61. #undef CONFIG_8xx_CONS_SCC1
  62. #undef CONFIG_8xx_CONS_NONE
  63. #define CONFIG_BAUDRATE 9600
  64. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  65. #define MPC8XX_FACT 10 /* 50 MHz is 5 MHz in times 10 */
  66. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  67. #if 0
  68. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  69. #else
  70. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  71. #endif
  72. #define CONFIG_HAS_ETH1
  73. /*-----------------------------------------------------------------------
  74. * Definitions for status LED
  75. */
  76. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  77. # define STATUS_LED_PAR im_ioport.iop_papar
  78. # define STATUS_LED_DIR im_ioport.iop_padir
  79. # define STATUS_LED_ODR im_ioport.iop_paodr
  80. # define STATUS_LED_DAT im_ioport.iop_padat
  81. # define STATUS_LED_BIT 0x8000 /* LED 0 is on PA.0 */
  82. # define STATUS_LED_PERIOD ((CFG_HZ / 2) / 5) /* blink at 5 Hz */
  83. # define STATUS_LED_STATE STATUS_LED_BLINKING
  84. # define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
  85. # define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
  86. #ifdef DEV /* development (debug) settings */
  87. #define CONFIG_BOOT_LED_STATE STATUS_LED_OFF
  88. #else /* production settings */
  89. #define CONFIG_BOOT_LED_STATE STATUS_LED_ON
  90. #endif
  91. #define CONFIG_SHOW_BOOT_PROGRESS 1
  92. #define CONFIG_BOOTCOMMAND "bootm f8040000 f8100000" /* autoboot command */
  93. #define CONFIG_BOOTARGS "root=/dev/ram ip=off"
  94. #define CONFIG_MISC_INIT_R /* have misc_init_r() function */
  95. #define CONFIG_BOARD_POSTCLK_INIT /* have board_postclk_init() function */
  96. #undef CONFIG_WATCHDOG /* watchdog disabled */
  97. #define CONFIG_RTC_DS1306 /* Dallas 1306 real time clock */
  98. #define CONFIG_SOFT_I2C /* I2C bit-banged */
  99. /*
  100. * Software (bit-bang) I2C driver configuration
  101. */
  102. #define PB_SCL 0x00000020 /* PB 26 */
  103. #define PB_SDA 0x00000010 /* PB 27 */
  104. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  105. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  106. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  107. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  108. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  109. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  110. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  111. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  112. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  113. # define CFG_I2C_SPEED 50000
  114. # define CFG_I2C_SLAVE 0xFE
  115. # define CFG_I2C_EEPROM_ADDR 0x50 /* Atmel 24C64 */
  116. # define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
  117. #define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  118. #define CONFIG_MII 1
  119. #define CFG_DISCOVER_PHY
  120. /*
  121. * BOOTP options
  122. */
  123. #define CONFIG_BOOTP_BOOTFILESIZE
  124. #define CONFIG_BOOTP_BOOTPATH
  125. #define CONFIG_BOOTP_GATEWAY
  126. #define CONFIG_BOOTP_HOSTNAME
  127. /*
  128. * Command line configuration.
  129. */
  130. #include <config_cmd_default.h>
  131. #define CONFIG_CMD_EEPROM
  132. #define CONFIG_CMD_JFFS2
  133. #define CONFIG_CMD_NAND
  134. #define CONFIG_CMD_DATE
  135. #define CFG_JFFS2_SORT_FRAGMENTS
  136. /*
  137. * JFFS2 partitions
  138. *
  139. */
  140. /* No command line, one static partition */
  141. #undef CONFIG_JFFS2_CMDLINE
  142. /*
  143. #define CONFIG_JFFS2_DEV "nor0"
  144. #define CONFIG_JFFS2_PART_SIZE 0x00780000
  145. #define CONFIG_JFFS2_PART_OFFSET 0x00080000
  146. */
  147. #define CONFIG_JFFS2_DEV "nand0"
  148. #define CONFIG_JFFS2_PART_SIZE 0x00200000
  149. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  150. /* mtdparts command line support */
  151. /* Note: fake mtd_id used, no linux mtd map file */
  152. /*
  153. #define CONFIG_JFFS2_CMDLINE
  154. #define MTDIDS_DEFAULT "nor0=sixnet-0,nand0=sixnet-nand"
  155. #define MTDPARTS_DEFAULT "mtdparts=sixnet-0:7680k@512k();sixnet-nand:2m(jffs2-nand)"
  156. */
  157. /* NAND flash support */
  158. #define CFG_NAND_LEGACY
  159. #define CONFIG_MTD_NAND_ECC_JFFS2
  160. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  161. #define SECTORSIZE 512
  162. #define ADDR_COLUMN 1
  163. #define ADDR_PAGE 2
  164. #define ADDR_COLUMN_PAGE 3
  165. #define NAND_ChipID_UNKNOWN 0x00
  166. #define NAND_MAX_FLOORS 1
  167. #define NAND_MAX_CHIPS 1
  168. /* DFBUSY is available on Port C, bit 12; 0 if busy */
  169. #define NAND_WAIT_READY(nand) \
  170. while (!(((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pcdat & 0x0008));
  171. #define WRITE_NAND_COMMAND(d, adr) WRITE_NAND((d), (adr))
  172. #define WRITE_NAND_ADDRESS(d, adr) WRITE_NAND((d), (adr))
  173. #define WRITE_NAND(d, adr) \
  174. do { (*(volatile uint8_t *)(adr) = (uint8_t)(d)); } while (0)
  175. #define READ_NAND(adr) (*(volatile uint8_t *)(adr))
  176. #define CLE_LO 0x01 /* 0 selects CLE mode (CLE high) */
  177. #define ALE_LO 0x02 /* 0 selects ALE mode (ALE high) */
  178. #define CE_LO 0x04 /* 1 selects chip (CE low) */
  179. #define nand_setcr(cr, val) do {*(volatile uint8_t*)(cr) = (val);} while (0)
  180. #define NAND_DISABLE_CE(nand) \
  181. nand_setcr((nand)->IO_ADDR + 1, ALE_LO | CLE_LO)
  182. #define NAND_ENABLE_CE(nand) \
  183. nand_setcr((nand)->IO_ADDR + 1, CE_LO | ALE_LO | CLE_LO)
  184. #define NAND_CTL_CLRALE(nandptr) \
  185. nand_setcr((nandptr) + 1, CE_LO | ALE_LO | CLE_LO)
  186. #define NAND_CTL_SETALE(nandptr) \
  187. nand_setcr((nandptr) + 1, CE_LO | CLE_LO)
  188. #define NAND_CTL_CLRCLE(nandptr) \
  189. nand_setcr((nandptr) + 1, CE_LO | ALE_LO | CLE_LO)
  190. #define NAND_CTL_SETCLE(nandptr) \
  191. nand_setcr((nandptr) + 1, CE_LO | ALE_LO)
  192. /*
  193. * Miscellaneous configurable options
  194. */
  195. #define CFG_LONGHELP /* undef to save a little memory */
  196. #define CFG_PROMPT "=>" /* Monitor Command Prompt */
  197. #if defined(CONFIG_CMD_KGDB)
  198. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  199. #else
  200. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  201. #endif
  202. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  203. #define CFG_MAXARGS 16 /* max number of command args */
  204. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  205. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  206. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  207. #define CFG_LOAD_ADDR 0x00100000
  208. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  209. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  210. /*
  211. * Low Level Configuration Settings
  212. * (address mappings, register initial values, etc.)
  213. * You should know what you are doing if you make changes here.
  214. */
  215. /*-----------------------------------------------------------------------
  216. * Internal Memory Mapped Register
  217. */
  218. #define CFG_IMMR 0xFF000000
  219. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  220. /*-----------------------------------------------------------------------
  221. * Definitions for initial stack pointer and data area (in DPRAM)
  222. */
  223. #define CFG_INIT_RAM_ADDR CFG_IMMR
  224. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  225. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  226. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  227. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  228. /*-----------------------------------------------------------------------
  229. * Start addresses for the final memory configuration
  230. * (Set up by the startup code)
  231. * Please note that CFG_SDRAM_BASE _must_ start at 0
  232. */
  233. #define CFG_SDRAM_BASE 0x00000000
  234. #define CFG_SRAM_BASE 0xF4000000
  235. #define CFG_SRAM_SIZE 0x04000000 /* autosize up to 64Mbyte */
  236. #define CFG_FLASH_BASE 0xF8000000
  237. #define CFG_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  238. #define CFG_DFLASH_BASE 0xff020000 /* DiskOnChip or NAND FLASH */
  239. #define CFG_DFLASH_SIZE 0x00010000
  240. #define CFG_FPGA_BASE 0xFF100000 /* Xilinx FPGA */
  241. #define CFG_FPGA_PROG 0xFF130000 /* Programming address */
  242. #define CFG_FPGA_SIZE 0x00040000 /* 256KiB usable */
  243. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  244. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  245. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  246. /*
  247. * For booting Linux, the board info and command line data
  248. * have to be in the first 8 MB of memory, since this is
  249. * the maximum mapped by the Linux kernel during initialization.
  250. */
  251. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  252. /*-----------------------------------------------------------------------
  253. * FLASH organization
  254. */
  255. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  256. /* Intel 28F640 has 135, 127 64K sectors in 8MB, + 8 more for 8K boot blocks.
  257. * AMD 29LV641 has 128 64K sectors in 8MB
  258. */
  259. #define CFG_MAX_FLASH_SECT 135 /* max number of sectors on one chip */
  260. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  261. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  262. /*-----------------------------------------------------------------------
  263. * Cache Configuration
  264. */
  265. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  266. #if defined(CONFIG_CMD_KGDB)
  267. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  268. #endif
  269. /*-----------------------------------------------------------------------
  270. * SYPCR - System Protection Control 11-9
  271. * SYPCR can only be written once after reset!
  272. *-----------------------------------------------------------------------
  273. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  274. */
  275. #if defined(CONFIG_WATCHDOG)
  276. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  277. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  278. #else
  279. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  280. #endif
  281. /*-----------------------------------------------------------------------
  282. * SIUMCR - SIU Module Configuration 11-6
  283. *-----------------------------------------------------------------------
  284. * PCMCIA config., multi-function pin tri-state
  285. */
  286. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  287. /*-----------------------------------------------------------------------
  288. * TBSCR - Time Base Status and Control 11-26
  289. *-----------------------------------------------------------------------
  290. * Clear Reference Interrupt Status, Timebase freezing enabled
  291. */
  292. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  293. /*-----------------------------------------------------------------------
  294. * PISCR - Periodic Interrupt Status and Control 11-31
  295. *-----------------------------------------------------------------------
  296. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  297. */
  298. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  299. /*-----------------------------------------------------------------------
  300. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  301. *-----------------------------------------------------------------------
  302. * set the PLL, the low-power modes and the reset control (15-29)
  303. */
  304. #define CFG_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
  305. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  306. /*-----------------------------------------------------------------------
  307. * SCCR - System Clock and reset Control Register 15-27
  308. *-----------------------------------------------------------------------
  309. * Set clock output, timebase and RTC source and divider,
  310. * power management and some other internal clocks
  311. */
  312. #define SCCR_MASK SCCR_EBDF11
  313. #define CFG_SCCR (SCCR_TBS|SCCR_COM00|SCCR_DFSYNC00|SCCR_DFBRG00|SCCR_DFNL000|SCCR_DFNH000|SCCR_DFLCD000|SCCR_DFALCD00)
  314. /*-----------------------------------------------------------------------
  315. *
  316. *-----------------------------------------------------------------------
  317. *
  318. */
  319. #define CFG_DER 0
  320. /* Because of the way the 860 starts up and assigns CS0 the
  321. * entire address space, we have to set the memory controller
  322. * differently. Normally, you write the option register
  323. * first, and then enable the chip select by writing the
  324. * base register. For CS0, you must write the base register
  325. * first, followed by the option register.
  326. */
  327. /*
  328. * Init Memory Controller:
  329. *
  330. **********************************************************
  331. * BR0 and OR0 (FLASH)
  332. */
  333. #define CFG_PRELIM_OR0_AM 0xFC000000 /* OR addr mask */
  334. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  335. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  336. #define CFG_OR0_PRELIM (CFG_PRELIM_OR0_AM | CFG_OR_TIMING_FLASH)
  337. #define CONFIG_FLASH_16BIT
  338. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V )
  339. #define CFG_FLASH_PROTECTION /* need to lock/unlock sectors in hardware */
  340. /**********************************************************
  341. * BR1 and OR1 (FPGA)
  342. * These preliminary values are also the final values.
  343. */
  344. #define CFG_OR_TIMING_FPGA \
  345. (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | OR_SCY_4_CLK | OR_EHTR | OR_TRLX)
  346. #define CFG_BR1_PRELIM ((CFG_FPGA_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  347. #define CFG_OR1_PRELIM (((-CFG_FPGA_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_FPGA)
  348. /**********************************************************
  349. * BR4 and OR4 (data flash)
  350. * These preliminary values are also the final values.
  351. */
  352. #define CFG_OR_TIMING_DFLASH \
  353. (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_2_CLK | OR_EHTR | OR_TRLX)
  354. #define CFG_BR4_PRELIM ((CFG_DFLASH_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  355. #define CFG_OR4_PRELIM (((-CFG_DFLASH_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_DFLASH)
  356. /**********************************************************
  357. * BR5/6 and OR5/6 (Dual UART)
  358. */
  359. #define CFG_DUART_SIZE 0x8000 /* 32K window, only uses 8 bytes */
  360. #define CFG_DUARTA_BASE 0xff010000
  361. #define CFG_DUARTB_BASE 0xff018000
  362. #define DUART_MBMR 0
  363. #define DUART_OR_VALUE (ORMASK(CFG_DUART_SIZE) | OR_G5LS| OR_BI)
  364. #define DUART_BR_VALUE (BR_MS_UPMB | BR_PS_8 | BR_V)
  365. #define DUART_BR5_VALUE ((CFG_DUARTA_BASE & BR_BA_MSK ) | DUART_BR_VALUE)
  366. #define DUART_BR6_VALUE ((CFG_DUARTB_BASE & BR_BA_MSK ) | DUART_BR_VALUE)
  367. /**********************************************************
  368. *
  369. * Boot Flags
  370. */
  371. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  372. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  373. #define CONFIG_RESET_ON_PANIC /* reset if system panic() */
  374. #define CFG_ENV_IS_IN_FLASH
  375. #ifdef CFG_ENV_IS_IN_FLASH
  376. /* environment is in FLASH */
  377. #define CFG_ENV_ADDR 0xF8040000 /* AM29LV641 or AM29LV800BT */
  378. #define CFG_ENV_ADDR_REDUND 0xF8050000 /* AM29LV641 or AM29LV800BT */
  379. #define CFG_ENV_SECT_SIZE 0x00010000
  380. #define CFG_ENV_SIZE 0x00002000
  381. #else
  382. /* environment is in EEPROM */
  383. #define CFG_ENV_IS_IN_EEPROM 1
  384. #define CFG_ENV_OFFSET 0 /* at beginning of EEPROM */
  385. #define CFG_ENV_SIZE 1024 /* Use only a part of it*/
  386. #endif
  387. #if 1
  388. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  389. #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
  390. #define CONFIG_AUTOBOOT_DELAY_STR "delayabit"
  391. #define CONFIG_AUTOBOOT_STOP_STR " " /* easy to stop for now */
  392. #endif
  393. #endif /* __CONFIG_H */