RPXlite_DW.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * (C) Copyright 2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  28. * U-BOOT port on RPXlite board
  29. */
  30. /*
  31. * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
  32. * U-BOOT port on RPXlite DW version board--RPXlite_DW
  33. * June 8 ,2004
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. /* #define DEBUG 1 */
  42. /* #define DEPLOYMENT 1 */
  43. #undef CONFIG_MPC860
  44. #define CONFIG_MPC823 1 /* This is a MPC823e CPU. */
  45. #define CONFIG_RPXLITE 1 /* RPXlite DW version board */
  46. #ifdef CONFIG_LCD /* with LCD controller ? */
  47. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  48. #endif
  49. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  50. #undef CONFIG_8xx_CONS_SMC2
  51. #undef CONFIG_8xx_CONS_NONE
  52. #define CONFIG_BAUDRATE 9600 /* console default baudrate = 9600bps */
  53. #ifdef DEBUG
  54. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  55. #else
  56. #define CONFIG_BOOTDELAY 6 /* autoboot after 6 seconds */
  57. #ifdef DEPLOYMENT
  58. #define CONFIG_BOOT_RETRY_TIME -1
  59. #define CONFIG_AUTOBOOT_KEYED
  60. #define CONFIG_AUTOBOOT_PROMPT \
  61. "autoboot in %d seconds (stop with 'st')...\n", bootdelay
  62. #define CONFIG_AUTOBOOT_STOP_STR "st"
  63. #define CONFIG_ZERO_BOOTDELAY_CHECK
  64. #define CONFIG_RESET_TO_RETRY 1
  65. #define CONFIG_BOOT_RETRY_MIN 1
  66. #endif /* DEPLOYMENT */
  67. #endif /* DEBUG */
  68. /* pre-boot commands */
  69. #define CONFIG_PREBOOT "setenv stdout serial;setenv stdin serial"
  70. #undef CONFIG_BOOTARGS
  71. #define CONFIG_EXTRA_ENV_SETTINGS \
  72. "netdev=eth0\0" \
  73. "nfsargs=setenv bootargs console=tty0 console=ttyS0,9600 " \
  74. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
  75. "ramargs=setenv bootargs console=tty0 root=/dev/ram rw\0" \
  76. "addip=setenv bootargs ${bootargs} " \
  77. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  78. ":${hostname}:${netdev}:off panic=1\0" \
  79. "flash_nfs=run nfsargs addip;" \
  80. "bootm ${kernel_addr}\0" \
  81. "flash_self=run ramargs addip;" \
  82. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  83. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  84. "gatewayip=172.16.115.254\0" \
  85. "netmask=255.255.255.0\0" \
  86. "kernel_addr=ff040000\0" \
  87. "ramdisk_addr=ff200000\0" \
  88. "ku=era ${kernel_addr} ff1fffff;cp.b 100000 ${kernel_addr} " \
  89. "${filesize};md ${kernel_addr};" \
  90. "echo kernel updating finished\0" \
  91. "uu=protect off 1:0-4;era 1:0-4;cp.b 100000 ff000000 " \
  92. "${filesize};md ff000000;" \
  93. "echo u-boot updating finished\0" \
  94. "eu=protect off 1:6;era 1:6;reset\0" \
  95. "lcd=setenv stdout lcd;setenv stdin lcd\0" \
  96. "ser=setenv stdout serial;setenv stdin serial\0" \
  97. "verify=no"
  98. #define CONFIG_BOOTCOMMAND "run flash_self"
  99. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  100. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  101. #undef CONFIG_WATCHDOG /* watchdog disabled */
  102. #undef CONFIG_STATUS_LED /* disturbs display. Status LED disabled. */
  103. /*
  104. * BOOTP options
  105. */
  106. #define CONFIG_BOOTP_SUBNETMASK
  107. #define CONFIG_BOOTP_GATEWAY
  108. #define CONFIG_BOOTP_HOSTNAME
  109. #define CONFIG_BOOTP_BOOTPATH
  110. #define CONFIG_BOOTP_BOOTFILESIZE
  111. #if 1 /* Enable this stuff could make image enlarge about 25KB. Mask it if you
  112. don't want the advanced function */
  113. /*
  114. * Command line configuration.
  115. */
  116. #include <config_cmd_default.h>
  117. #define CONFIG_CMD_ASKENV
  118. #define CONFIG_CMD_JFFS2
  119. #define CONFIG_CMD_PING
  120. #define CONFIG_CMD_ELF
  121. #define CONFIG_CMD_REGINFO
  122. #define CONFIG_CMD_DHCP
  123. #ifdef CONFIG_SPLASH_SCREEN
  124. #define CONFIG_CMD_BMP
  125. #endif
  126. /* test-only */
  127. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  128. #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
  129. #define CONFIG_NETCONSOLE
  130. #endif /* 1 */
  131. /*
  132. * Miscellaneous configurable options
  133. */
  134. #define CFG_LONGHELP /* undef to save memory */
  135. #define CFG_PROMPT "u-boot>" /* Monitor Command Prompt */
  136. #if defined(CONFIG_CMD_KGDB)
  137. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  138. #else
  139. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  140. #endif
  141. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  142. #define CFG_MAXARGS 16 /* max number of command args */
  143. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  144. #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
  145. #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  146. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  147. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  148. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  149. /*
  150. * Low Level Configuration Settings
  151. * (address mappings, register initial values, etc.)
  152. * You should know what you are doing if you make changes here.
  153. */
  154. /*-----------------------------------------------------------------------
  155. * Internal Memory Mapped Register
  156. */
  157. #define CFG_IMMR 0xFA200000
  158. /*-----------------------------------------------------------------------
  159. * Definitions for initial stack pointer and data area (in DPRAM)
  160. */
  161. #define CFG_INIT_RAM_ADDR CFG_IMMR
  162. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  163. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  164. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  165. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  166. /*-----------------------------------------------------------------------
  167. * Start addresses for the final memory configuration
  168. * (Set up by the startup code)
  169. * Please note that CFG_SDRAM_BASE _must_ start at 0
  170. */
  171. #define CFG_SDRAM_BASE 0x00000000
  172. #define CFG_FLASH_BASE 0xFF000000
  173. #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
  174. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  175. #else
  176. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  177. #endif
  178. #define CFG_MONITOR_BASE 0xFF000000
  179. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  180. /*
  181. * For booting Linux, the board info and command line data
  182. * have to be in the first 8 MB of memory, since this is
  183. * the maximum mapped by the Linux kernel during initialization.
  184. */
  185. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  186. /*-----------------------------------------------------------------------
  187. * FLASH organization
  188. */
  189. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  190. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  191. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  192. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  193. #ifdef CFG_ENV_IS_IN_NVRAM
  194. #define CFG_ENV_ADDR 0xFA000100
  195. #define CFG_ENV_SIZE 0x1000
  196. #else
  197. #define CFG_ENV_IS_IN_FLASH
  198. #define CFG_ENV_OFFSET 0x30000 /* Offset of Environment Sector */
  199. #define CFG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
  200. #endif /* CFG_ENV_IS_IN_NVRAM */
  201. #define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
  202. /*-----------------------------------------------------------------------
  203. * Cache Configuration
  204. */
  205. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  206. #if defined(CONFIG_CMD_KGDB)
  207. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  208. #endif
  209. /*-----------------------------------------------------------------------
  210. * SYPCR - System Protection Control 32-bit 12-35
  211. * SYPCR can only be written once after reset!
  212. *-----------------------------------------------------------------------
  213. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  214. */
  215. #if defined(CONFIG_WATCHDOG)
  216. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  217. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  218. #else
  219. #define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  220. #endif /* We can get SYPCR: 0xFFFF0689. */
  221. /*-----------------------------------------------------------------------
  222. * SIUMCR - SIU Module Configuration 32-bit 12-30
  223. *-----------------------------------------------------------------------
  224. * PCMCIA config., multi-function pin tri-state
  225. */
  226. #define CFG_SIUMCR (SIUMCR_MLRC10) /* SIUMCR:0x00000800 */
  227. /*---------------------------------------------------------------------
  228. * TBSCR - Time Base Status and Control 16-bit 12-16
  229. *---------------------------------------------------------------------
  230. * Clear Reference Interrupt Status, Timebase freezing enabled
  231. */
  232. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  233. /* TBSCR: 0x00C3 [SAM] */
  234. /*-----------------------------------------------------------------------
  235. * RTCSC - Real-Time Clock Status and Control Register 16-bit 12-18
  236. *-----------------------------------------------------------------------
  237. * [RTC enabled but not stopped on FRZ]
  238. */
  239. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE) /* RTCSC:0x00C1 */
  240. /*-----------------------------------------------------------------------
  241. * PISCR - Periodic Interrupt Status and Control 16-bit 12-23
  242. *-----------------------------------------------------------------------
  243. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  244. * [Periodic timer enabled,Periodic timer interrupt disable. ]
  245. */
  246. #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) /* PISCR:0x0083 */
  247. /*-----------------------------------------------------------------------
  248. * PLPRCR - PLL, Low-Power, and Reset Control Register 32-bit 5-7
  249. *-----------------------------------------------------------------------
  250. * Reset PLL lock status sticky bit, timer expired status bit and timer
  251. * interrupt status bit
  252. */
  253. /* up to 64 MHz we use a 1:2 clock */
  254. #if defined(RPXlite_64MHz)
  255. #define CFG_PLPRCR ( (7 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) /*PLPRCR: 0x00700000. */
  256. #else
  257. #define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  258. #endif
  259. /*-----------------------------------------------------------------------
  260. * SCCR - System Clock and reset Control Register 5-3
  261. *-----------------------------------------------------------------------
  262. * Set clock output, timebase and RTC source and divider,
  263. * power management and some other internal clocks
  264. */
  265. #define SCCR_MASK SCCR_EBDF00
  266. /* Up to 48MHz system clock, we use 1:1 SYSTEM/BUS ratio */
  267. #if defined(RPXlite_64MHz)
  268. #define CFG_SCCR ( SCCR_TBS | SCCR_EBDF01 ) /* %%%SCCR:0x02020000 */
  269. #else
  270. #define CFG_SCCR ( SCCR_TBS | SCCR_EBDF00 ) /* %%%SCCR:0x02000000 */
  271. #endif
  272. /*-----------------------------------------------------------------------
  273. * PCMCIA stuff
  274. *-----------------------------------------------------------------------
  275. */
  276. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  277. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  278. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  279. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  280. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  281. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  282. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  283. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  284. /*-----------------------------------------------------------------------
  285. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  286. *-----------------------------------------------------------------------
  287. */
  288. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  289. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  290. #undef CONFIG_IDE_LED /* LED for ide not supported */
  291. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  292. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  293. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  294. #define CFG_ATA_IDE0_OFFSET 0x0000
  295. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  296. /* Offset for data I/O */
  297. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  298. /* Offset for normal register accesses */
  299. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  300. /* Offset for alternate registers */
  301. #define CFG_ATA_ALT_OFFSET 0x0100
  302. #define CFG_DER 0
  303. /*
  304. * Init Memory Controller:
  305. *
  306. * BR0 and OR0 (FLASH)
  307. */
  308. #define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base */
  309. #define CFG_PRELIM_OR_AM 0xFC000000 /* OR addr mask */
  310. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 8, ETHR = 0, BIH = 1 */
  311. #define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_BI)
  312. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  313. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  314. /*
  315. * BR1 and OR1 (SDRAM)
  316. *
  317. */
  318. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  319. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB in system */
  320. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  321. #define CFG_OR_TIMING_SDRAM 0x00000E00
  322. #define CFG_OR_AM_SDRAM (-(SDRAM_MAX_SIZE & OR_AM_MSK))
  323. #define CFG_OR1_PRELIM ( CFG_OR_AM_SDRAM | CFG_OR_TIMING_SDRAM )
  324. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  325. /* RPXlite mem setting */
  326. #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
  327. #define CFG_OR3_PRELIM 0xFF7F8900
  328. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  329. #define CFG_OR4_PRELIM 0xFFFE0040
  330. /*
  331. * Memory Periodic Timer Prescaler
  332. */
  333. /* periodic timer for refresh */
  334. #if defined(RPXlite_64MHz)
  335. #define CFG_MAMR_PTA 32
  336. #else
  337. #define CFG_MAMR_PTA 20
  338. #endif
  339. /*
  340. * Refresh clock Prescalar
  341. */
  342. #define CFG_MPTPR MPTPR_PTP_DIV2
  343. /*
  344. * MAMR settings for SDRAM
  345. */
  346. /* 9 column SDRAM */
  347. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  348. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10)
  349. /* CFG_MAMR_9COL:0x20904000 @ 64MHz */
  350. /*
  351. * Internal Definitions
  352. *
  353. * Boot Flags
  354. */
  355. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  356. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  357. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  358. /* Configuration variable added by yooth. */
  359. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  360. /*
  361. * BCSRx
  362. *
  363. * Board Status and Control Registers
  364. *
  365. */
  366. #define BCSR0 0xFA400000
  367. #define BCSR1 0xFA400001
  368. #define BCSR2 0xFA400002
  369. #define BCSR3 0xFA400003
  370. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  371. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  372. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  373. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  374. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  375. #define BCSR0_COLTEST 0x20
  376. #define BCSR0_ETHLPBK 0x40
  377. #define BCSR0_ETHEN 0x80
  378. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  379. #define BCSR1_PCVCTL6 0x02
  380. #define BCSR1_PCVCTL5 0x04
  381. #define BCSR1_PCVCTL4 0x08
  382. #define BCSR1_IPB5SEL 0x10
  383. #define BCSR1_SMC1CTS 0x40 /* Added by SAM. */
  384. #define BCSR1_SMC1TRS 0x80 /* Added by SAM. */
  385. #define BCSR2_ENRTCIRQ 0x01 /* Added by SAM. */
  386. #define BCSR2_ENBRG1 0x04 /* Added by SAM. */
  387. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  388. #define BCSR2_ENUSBCLK 0x10
  389. #define BCSR2_USBPWREN 0x20
  390. #define BCSR2_USBSPD 0x40
  391. #define BCSR2_USBSUSP 0x80
  392. #define BCSR3_BWKAPWR 0x01 /* Changed by SAM. Backup battery situation */
  393. #define BCSR3_IRQRTC 0x02 /* Changed by SAM. NVRAM Battery */
  394. #define BCSR3_RDY_BSY 0x04 /* Changed by SAM. Flash Operation */
  395. #define BCSR3_MPLX_LIN 0x08 /* Changed by SAM. Linear or Multiplexed address Mode */
  396. #define BCSR3_D27 0x10 /* Dip Switch settings */
  397. #define BCSR3_D26 0x20
  398. #define BCSR3_D25 0x40
  399. #define BCSR3_D24 0x80
  400. /*
  401. * Environment setting
  402. */
  403. #define CONFIG_ETHADDR 00:10:EC:00:37:5B
  404. #define CONFIG_IPADDR 172.16.115.7
  405. #define CONFIG_SERVERIP 172.16.115.6
  406. #define CONFIG_ROOTPATH /workspace/myfilesystem/target/
  407. #define CONFIG_BOOTFILE uImage.rpxusb
  408. #define CONFIG_HOSTNAME LITE_H1_DW
  409. #endif /* __CONFIG_H */