MVBLUE.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #define MV_VERSION "v0.2.0"
  26. /* LED0 = Power , LED1 = Error , LED2-5 = error code, LED6-7=00 -->PPCBoot error */
  27. #define ERR_NONE 0
  28. #define ERR_ENV 1
  29. #define ERR_BOOTM_BADMAGIC 2
  30. #define ERR_BOOTM_BADCRC 3
  31. #define ERR_BOOTM_GUNZIP 4
  32. #define ERR_BOOTP_TIMEOUT 5
  33. #define ERR_DHCP 6
  34. #define ERR_TFTP 7
  35. #define ERR_NOLAN 8
  36. #define ERR_LANDRV 9
  37. #define CONFIG_BOARD_TYPES 1
  38. #define MVBLUE_BOARD_BOX 1
  39. #define MVBLUE_BOARD_LYNX 2
  40. #if 0
  41. #define ERR_LED(code) do { if (code) \
  42. *(volatile char *)(0xff000003) = ( 3 | (code<<4) ) & 0xf3; \
  43. else \
  44. *(volatile char *)(0xff000003) = ( 1 ); \
  45. } while(0)
  46. #else
  47. #define ERR_LED(code)
  48. #endif
  49. #define CONFIG_MPC824X 1
  50. #define CONFIG_MPC8245 1
  51. #define CONFIG_MVBLUE 1
  52. #define CONFIG_CLOCKS_IN_MHZ 1
  53. #define CONFIG_BOARD_TYPES 1
  54. #define CONFIG_CONS_INDEX 1
  55. #define CONFIG_BAUDRATE 115200
  56. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  57. #define CONFIG_BOOTDELAY 3
  58. #define CONFIG_BOOT_RETRY_TIME -1
  59. #define CONFIG_AUTOBOOT_KEYED
  60. #define CONFIG_AUTOBOOT_PROMPT \
  61. "autoboot in %d seconds (stop with 's')...\n", bootdelay
  62. #define CONFIG_AUTOBOOT_STOP_STR "s"
  63. #define CONFIG_ZERO_BOOTDELAY_CHECK
  64. #define CONFIG_RESET_TO_RETRY 60
  65. /*
  66. * Command line configuration.
  67. */
  68. #define CONFIG_CMD_ASKENV
  69. #define CONFIG_CMD_BOOTD
  70. #define CONFIG_CMD_CACHE
  71. #define CONFIG_CMD_DHCP
  72. #define CONFIG_CMD_ECHO
  73. #define CONFIG_CMD_ENV
  74. #define CONFIG_CMD_FLASH
  75. #define CONFIG_CMD_IMI
  76. #define CONFIG_CMD_IRQ
  77. #define CONFIG_CMD_NET
  78. #define CONFIG_CMD_PCI
  79. #define CONFIG_CMD_RUN
  80. /*
  81. * BOOTP options
  82. */
  83. #define CONFIG_BOOTP_SUBNETMASK
  84. #define CONFIG_BOOTP_GATEWAY
  85. #define CONFIG_BOOTP_HOSTNAME
  86. #define CONFIG_BOOTP_BOOTPATH
  87. #define CONFIG_BOOTP_BOOTFILESIZE
  88. #define CONFIG_BOOTP_SUBNETMASK
  89. #define CONFIG_BOOTP_GATEWAY
  90. #define CONFIG_BOOTP_HOSTNAME
  91. #define CONFIG_BOOTP_NISDOMAIN
  92. #define CONFIG_BOOTP_BOOTPATH
  93. #define CONFIG_BOOTP_DNS
  94. #define CONFIG_BOOTP_DNS2
  95. #define CONFIG_BOOTP_SEND_HOSTNAME
  96. #define CONFIG_BOOTP_NTPSERVER
  97. #define CONFIG_BOOTP_TIMEOFFSET
  98. /*
  99. * Miscellaneous configurable options
  100. */
  101. #define CFG_LONGHELP /* undef to save memory */
  102. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  103. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  104. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  105. #define CFG_MAXARGS 16 /* Max number of command args */
  106. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  107. #define CFG_LOAD_ADDR 0x00100000 /* Default load address */
  108. #define CONFIG_BOOTCOMMAND "run nfsboot"
  109. #define CONFIG_BOOTARGS "root=/dev/mtdblock5 ro rootfstype=jffs2"
  110. #define CONFIG_NFSBOOTCOMMAND "bootp; run nfsargs addcons;bootm"
  111. #define CONFIG_EXTRA_ENV_SETTINGS \
  112. "console_nr=0\0" \
  113. "dhcp_client_id=mvBOX-XP\0" \
  114. "dhcp_vendor-class-identifier=mvBOX\0" \
  115. "adminboot=setenv bootargs root=/dev/mtdblock5 rw rootfstype=jffs2;run addcons;bootm ffc00000\0" \
  116. "flashboot=setenv bootargs root=/dev/mtdblock5 ro rootfstype=jffs2;run addcons;bootm ffc00000\0" \
  117. "safeboot=setenv bootargs root=/dev/mtdblock2 rw rootfstype=cramfs;run addcons;bootm ffc00000\0" \
  118. "hdboot=setenv bootargs root=/dev/hda1;run addcons;bootm ffc00000\0" \
  119. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  120. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" \
  121. "addcons=setenv bootargs ${bootargs} console=ttyS${console_nr},${baudrate}N8\0" \
  122. "mv_version=" MV_VERSION "\0" \
  123. "bootretry=30\0"
  124. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  125. /*-----------------------------------------------------------------------
  126. * PCI stuff
  127. *-----------------------------------------------------------------------
  128. */
  129. #define CONFIG_PCI
  130. #define CONFIG_PCI_PNP
  131. #define CONFIG_PCI_SCAN_SHOW
  132. #define CONFIG_NET_MULTI
  133. #define CONFIG_NET_RETRY_COUNT 5
  134. #define CONFIG_TULIP
  135. #define CONFIG_TULIP_FIX_DAVICOM 1
  136. #define CONFIG_ETHADDR b6:b4:45:eb:fb:c0
  137. #define CONFIG_HW_WATCHDOG
  138. /*-----------------------------------------------------------------------
  139. * Start addresses for the final memory configuration
  140. * (Set up by the startup code)
  141. * Please note that CFG_SDRAM_BASE _must_ start at 0
  142. */
  143. #define CFG_SDRAM_BASE 0x00000000
  144. #define CFG_FLASH_BASE 0xFFF00000
  145. #define CFG_MONITOR_BASE TEXT_BASE
  146. #define CFG_RESET_ADDRESS 0xFFF00100
  147. #define CFG_EUMB_ADDR 0xFC000000
  148. #define CFG_MONITOR_LEN 0x00100000
  149. #define CFG_MALLOC_LEN (512 << 10) /* Reserve some kB for malloc() */
  150. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  151. #define CFG_MEMTEST_END 0x00800000 /* 1M ... 8M in DRAM */
  152. /* Maximum amount of RAM. */
  153. #define CFG_MAX_RAM_SIZE 0x10000000 /* 0 .. 256MB of (S)DRAM */
  154. #if CFG_MONITOR_BASE >= CFG_FLASH_BASE
  155. #undef CFG_RAMBOOT
  156. #else
  157. #define CFG_RAMBOOT
  158. #endif
  159. #define CFG_ISA_IO 0xFE000000
  160. /*
  161. * serial configuration
  162. */
  163. #define CFG_NS16550
  164. #define CFG_NS16550_SERIAL
  165. #define CFG_NS16550_REG_SIZE 1
  166. #define CFG_NS16550_CLK get_bus_freq(0)
  167. #define CFG_NS16550_COM1 (CFG_EUMB_ADDR + 0x4500)
  168. #define CFG_NS16550_COM2 (CFG_EUMB_ADDR + 0x4600)
  169. /*-----------------------------------------------------------------------
  170. * Definitions for initial stack pointer and data area
  171. */
  172. #define CFG_INIT_RAM_ADDR 0x40000000
  173. #define CFG_INIT_RAM_END 0x1000
  174. #define CFG_GBL_DATA_SIZE 128
  175. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  176. /*
  177. * Low Level Configuration Settings
  178. * (address mappings, register initial values, etc.)
  179. * You should know what you are doing if you make changes here.
  180. * For the detail description refer to the MPC8240 user's manual.
  181. */
  182. #define CONFIG_SYS_CLK_FREQ 33000000
  183. #define CFG_HZ 10000
  184. /* Bit-field values for MCCR1. */
  185. #define CFG_ROMNAL 7
  186. #define CFG_ROMFAL 11
  187. /* Bit-field values for MCCR2. */
  188. #define CFG_TSWAIT 0x5
  189. #define CFG_REFINT 430
  190. /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */
  191. #define CFG_BSTOPRE 121
  192. /* Bit-field values for MCCR3. */
  193. #define CFG_REFREC 8
  194. /* Bit-field values for MCCR4. */
  195. #define CFG_PRETOACT 3
  196. #define CFG_ACTTOPRE 5
  197. #define CFG_ACTORW 3
  198. #define CFG_SDMODE_CAS_LAT 3
  199. #define CFG_REGISTERD_TYPE_BUFFER 1
  200. #define CFG_EXTROM 1
  201. #define CFG_REGDIMM 0
  202. #define CFG_DBUS_SIZE2 1
  203. #define CFG_SDMODE_WRAP 0
  204. #define CFG_PGMAX 0x32
  205. #define CFG_SDRAM_DSCD 0x20
  206. /* Memory bank settings.
  207. * Only bits 20-29 are actually used from these vales to set the
  208. * start/end addresses. The upper two bits will always be 0, and the lower
  209. * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
  210. * address. Refer to the MPC8240 book.
  211. */
  212. #define CFG_BANK0_START 0x00000000
  213. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  214. #define CFG_BANK0_ENABLE 1
  215. #define CFG_BANK1_START 0x3ff00000
  216. #define CFG_BANK1_END 0x3fffffff
  217. #define CFG_BANK1_ENABLE 0
  218. #define CFG_BANK2_START 0x3ff00000
  219. #define CFG_BANK2_END 0x3fffffff
  220. #define CFG_BANK2_ENABLE 0
  221. #define CFG_BANK3_START 0x3ff00000
  222. #define CFG_BANK3_END 0x3fffffff
  223. #define CFG_BANK3_ENABLE 0
  224. #define CFG_BANK4_START 0x3ff00000
  225. #define CFG_BANK4_END 0x3fffffff
  226. #define CFG_BANK4_ENABLE 0
  227. #define CFG_BANK5_START 0x3ff00000
  228. #define CFG_BANK5_END 0x3fffffff
  229. #define CFG_BANK5_ENABLE 0
  230. #define CFG_BANK6_START 0x3ff00000
  231. #define CFG_BANK6_END 0x3fffffff
  232. #define CFG_BANK6_ENABLE 0
  233. #define CFG_BANK7_START 0x3ff00000
  234. #define CFG_BANK7_END 0x3fffffff
  235. #define CFG_BANK7_ENABLE 0
  236. #define CFG_ODCR 0xff
  237. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  238. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  239. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  240. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  241. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  242. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  243. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  244. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  245. #define CFG_DBAT0L CFG_IBAT0L
  246. #define CFG_DBAT0U CFG_IBAT0U
  247. #define CFG_DBAT1L CFG_IBAT1L
  248. #define CFG_DBAT1U CFG_IBAT1U
  249. #define CFG_DBAT2L CFG_IBAT2L
  250. #define CFG_DBAT2U CFG_IBAT2U
  251. #define CFG_DBAT3L CFG_IBAT3L
  252. #define CFG_DBAT3U CFG_IBAT3U
  253. /*
  254. * For booting Linux, the board info and command line data
  255. * have to be in the first 8 MB of memory, since this is
  256. * the maximum mapped by the Linux kernel during initialization.
  257. */
  258. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  259. /*-----------------------------------------------------------------------
  260. * FLASH organization
  261. */
  262. #undef CFG_FLASH_PROTECTION
  263. #define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
  264. #define CFG_MAX_FLASH_SECT 63 /* Max number of sectors per flash */
  265. #define CFG_FLASH_ERASE_TOUT 12000
  266. #define CFG_FLASH_WRITE_TOUT 1000
  267. #define CFG_ENV_IS_IN_FLASH
  268. #define CFG_ENV_OFFSET 0x00010000
  269. #define CFG_ENV_SIZE 0x00010000
  270. #define CFG_ENV_SECT_SIZE 0x00010000
  271. /*-----------------------------------------------------------------------
  272. * Cache Configuration
  273. */
  274. #define CFG_CACHELINE_SIZE 32
  275. #if defined(CONFIG_CMD_KGDB)
  276. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  277. #endif
  278. /*
  279. * Internal Definitions
  280. *
  281. * Boot Flags
  282. */
  283. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  284. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  285. #endif /* __CONFIG_H */