DU440.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * (C) Copyright 2008
  3. * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com
  4. *
  5. * based on the Sequoia board configuration by
  6. * Stefan Roese, Jacqueline Pira-Ferriol and Alain Saurel
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. **********************************************************************
  25. * DU440.h - configuration for esd's DU440 board (Power PC440EPx)
  26. **********************************************************************
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_DU440 1 /* Board is esd DU440 */
  34. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  35. #define CONFIG_4xx 1 /* ... PPC4xx family */
  36. #define CONFIG_SYS_CLK_FREQ 33333400 /* external freq to pll */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  38. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  39. #define CONFIG_LAST_STAGE_INIT 1 /* last_stage_init */
  40. /*
  41. * Base addresses -- Note these are effective addresses where the
  42. * actual resources get mapped (not physical addresses)
  43. */
  44. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  45. #define CFG_MALLOC_LEN (8 << 20) /* Reserve 8 MB for malloc() */
  46. #define CFG_BOOT_BASE_ADDR 0xf0000000
  47. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  48. #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
  49. #define CFG_MONITOR_BASE TEXT_BASE
  50. #define CFG_NAND0_ADDR 0xd0000000 /* NAND Flash */
  51. #define CFG_NAND1_ADDR 0xd0100000 /* NAND Flash */
  52. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  53. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  54. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  55. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  56. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  57. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  58. #define CFG_PCI_IOBASE 0xe8000000
  59. /* Don't change either of these */
  60. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  61. #define CFG_USB2D0_BASE 0xe0000100
  62. #define CFG_USB_DEVICE 0xe0000000
  63. #define CFG_USB_HOST 0xe0000400
  64. /*
  65. * Initial RAM & stack pointer
  66. */
  67. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  68. #define CFG_INIT_RAM_OCM 1 /* OCM as init ram */
  69. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  70. #define CFG_INIT_RAM_END (4 << 10)
  71. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  72. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  73. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  74. /*
  75. * Serial Port
  76. */
  77. /* TODO: external clock oscillator will be removed */
  78. #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  79. #define CONFIG_BAUDRATE 115200
  80. #define CONFIG_SERIAL_MULTI 1
  81. #undef CONFIG_UART1_CONSOLE
  82. #define CFG_BAUDRATE_TABLE \
  83. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  84. /*
  85. * Video Port
  86. */
  87. #define CONFIG_VIDEO
  88. #define CONFIG_VIDEO_SMI_LYNXEM
  89. #define CONFIG_CFB_CONSOLE
  90. #define CONFIG_VIDEO_LOGO
  91. #define CONFIG_VGA_AS_SINGLE_DEVICE
  92. #define CONFIG_SPLASH_SCREEN
  93. #define CONFIG_SPLASH_SCREEN_ALIGN
  94. #define CONFIG_VIDEO_BMP_GZIP /* gzip compressed bmp images */
  95. #define CFG_VIDEO_LOGO_MAX_SIZE (4 << 20) /* for decompressed img */
  96. #define CFG_DEFAULT_VIDEO_MODE 0x31a /* 1280x1024,16bpp */
  97. #define CFG_CONSOLE_IS_IN_ENV
  98. #define CFG_ISA_IO CFG_PCI_IOBASE
  99. /*
  100. * Environment
  101. */
  102. #define CFG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
  103. /*
  104. * FLASH related
  105. */
  106. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  107. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  108. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  109. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  110. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  111. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  112. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  113. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  114. /* CFI_FLASH_PROTECTION make flash_protect hang sometimes -> disabled */
  115. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  116. #define CFG_FLASH_EMPTY_INFO
  117. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  118. #ifdef CFG_ENV_IS_IN_FLASH
  119. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  120. #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
  121. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  122. /* Address and size of Redundant Environment Sector */
  123. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  124. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  125. #endif
  126. #ifdef CFG_ENV_IS_IN_EEPROM
  127. #define CFG_ENV_OFFSET 0 /* environment starts at */
  128. /* the beginning of the EEPROM */
  129. #define CFG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
  130. #endif
  131. /*
  132. * DDR SDRAM
  133. */
  134. #define CFG_MBYTES_SDRAM (1024) /* 512 MiB TODO: remove */
  135. #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
  136. #define CFG_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
  137. /* 440EPx errata CHIP 11 */
  138. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  139. #define CONFIG_DDR_ECC /* Use ECC when available */
  140. #define SPD_EEPROM_ADDRESS {0x50}
  141. #define CONFIG_PROG_SDRAM_TLB
  142. /*
  143. * I2C
  144. */
  145. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  146. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  147. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  148. #define CFG_I2C_SLAVE 0x7F
  149. #define CONFIG_I2C_CMD_TREE 1
  150. #define CONFIG_I2C_MULTI_BUS 1
  151. #define CFG_SPD_BUS_NUM 0
  152. #define IIC1_MCP3021_ADDR 0x4d
  153. #define IIC1_USB2507_ADDR 0x2c
  154. #ifdef CONFIG_I2C_MULTI_BUS
  155. #define CFG_I2C_NOPROBES {{1, IIC1_USB2507_ADDR}}
  156. #endif
  157. #define CFG_I2C_MULTI_EEPROMS
  158. #define CFG_I2C_EEPROM_ADDR 0x54
  159. #define CFG_I2C_EEPROM_ADDR_LEN 2
  160. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  161. #define CFG_EEPROM_PAGE_WRITE_BITS 5
  162. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  163. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
  164. #define CFG_EEPROM_WREN 1
  165. #define CFG_I2C_BOOT_EEPROM_ADDR 0x52
  166. /*
  167. * standard dtt sensor configuration - bottom bit will determine local or
  168. * remote sensor of the TMP401
  169. */
  170. #define CONFIG_DTT_SENSORS { 0, 1 }
  171. /*
  172. * The PMC440 uses a TI TMP401 temperature sensor. This part
  173. * is basically compatible to the ADM1021 that is supported
  174. * by U-Boot.
  175. *
  176. * - i2c addr 0x4c
  177. * - conversion rate 0x02 = 0.25 conversions/second
  178. * - ALERT ouput disabled
  179. * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
  180. * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
  181. */
  182. #define CONFIG_DTT_ADM1021
  183. #define CFG_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
  184. /*
  185. * RTC stuff
  186. */
  187. #define CONFIG_RTC_DS1338
  188. #define CFG_I2C_RTC_ADDR 0x68
  189. #undef CONFIG_BOOTARGS
  190. #define CONFIG_EXTRA_ENV_SETTINGS \
  191. "netdev=eth0\0" \
  192. "ethrotate=no\0" \
  193. "hostname=du440\0" \
  194. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  195. "nfsroot=${serverip}:${rootpath}\0" \
  196. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  197. "addip=setenv bootargs ${bootargs} " \
  198. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  199. ":${hostname}:${netdev}:off panic=1\0" \
  200. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  201. "flash_self=run ramargs addip addtty optargs;" \
  202. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  203. "net_nfs=tftp 200000 ${img};run nfsargs addip addtty optargs;" \
  204. "bootm\0" \
  205. "rootpath=/tftpboot/du440/target_root_du440\0" \
  206. "img=/tftpboot/du440/uImage\0" \
  207. "kernel_addr=FFC00000\0" \
  208. "ramdisk_addr=FFE00000\0" \
  209. "initrd_high=30000000\0" \
  210. "load=tftp 100000 /tftpboot/du440/u-boot.bin\0" \
  211. "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
  212. "cp.b 100000 FFFA0000 60000\0" \
  213. ""
  214. #define CONFIG_PREBOOT /* enable preboot variable */
  215. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  216. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  217. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  218. #ifndef __ASSEMBLY__
  219. int du440_phy_addr(int devnum);
  220. #endif
  221. #define CONFIG_IBM_EMAC4_V4 1
  222. #define CONFIG_MII 1 /* MII PHY management */
  223. #define CONFIG_PHY_ADDR du440_phy_addr(0) /* PHY address */
  224. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  225. #undef CONFIG_PHY_GIGE /* no GbE detection */
  226. #define CONFIG_HAS_ETH0
  227. #define CFG_RX_ETH_BUFFER 128
  228. #define CONFIG_NET_MULTI 1
  229. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  230. #define CONFIG_PHY1_ADDR du440_phy_addr(1)
  231. /*
  232. * USB
  233. */
  234. #define CONFIG_USB_OHCI_NEW
  235. #define CONFIG_USB_STORAGE
  236. #define CFG_OHCI_BE_CONTROLLER
  237. #define CFG_USB_OHCI_CPU_INIT 1
  238. #define CFG_USB_OHCI_REGS_BASE CFG_USB_HOST
  239. #define CFG_USB_OHCI_SLOT_NAME "du440"
  240. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  241. /* Comment this out to enable USB 1.1 device */
  242. #define USB_2_0_DEVICE
  243. /* Partitions */
  244. #define CONFIG_MAC_PARTITION
  245. #define CONFIG_DOS_PARTITION
  246. #define CONFIG_ISO_PARTITION
  247. #include <config_cmd_default.h>
  248. #define CONFIG_CMD_AUTOSCRIPT
  249. #define CONFIG_CMD_BSP
  250. #define CONFIG_CMD_BMP
  251. #define CONFIG_CMD_DATE
  252. #define CONFIG_CMD_ASKENV
  253. #define CONFIG_CMD_DHCP
  254. #define CONFIG_CMD_DTT
  255. #define CONFIG_CMD_DIAG
  256. #define CONFIG_CMD_EEPROM
  257. #define CONFIG_CMD_ELF
  258. #define CONFIG_CMD_FAT
  259. #define CONFIG_CMD_I2C
  260. #define CONFIG_CMD_IRQ
  261. #define CONFIG_CMD_MII
  262. #define CONFIG_CMD_NAND
  263. #define CONFIG_CMD_NET
  264. #define CONFIG_CMD_NFS
  265. #define CONFIG_CMD_PCI
  266. #define CONFIG_CMD_PING
  267. #define CONFIG_CMD_USB
  268. #define CONFIG_CMD_REGINFO
  269. #define CONFIG_CMD_SDRAM
  270. #define CONFIG_SUPPORT_VFAT
  271. /*
  272. * Miscellaneous configurable options
  273. */
  274. #define CFG_LONGHELP /* undef to save memory */
  275. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  276. #if defined(CONFIG_CMD_KGDB)
  277. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  278. #else
  279. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  280. #endif
  281. /* Print Buffer Size */
  282. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  283. #define CFG_MAXARGS 16 /* max number of command args */
  284. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  285. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  286. #define CFG_MEMTEST_END 0x3f000000 /* 4 ... < 1GB DRAM */
  287. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  288. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  289. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  290. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  291. #define CONFIG_LOOPW 1 /* enable loopw command */
  292. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  293. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  294. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  295. #define CONFIG_AUTOBOOT_KEYED 1
  296. #define CONFIG_AUTOBOOT_PROMPT \
  297. "Press SPACE to abort autoboot in %d seconds\n", bootdelay
  298. #define CONFIG_AUTOBOOT_DELAY_STR "d"
  299. #define CONFIG_AUTOBOOT_STOP_STR " "
  300. /*
  301. * PCI stuff
  302. */
  303. #define CONFIG_PCI /* include pci support */
  304. #define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  305. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  306. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  307. /* Board-specific PCI */
  308. #define CFG_PCI_TARGET_INIT
  309. #define CFG_PCI_MASTER_INIT
  310. /*
  311. * For booting Linux, the board info and command line data
  312. * have to be in the first 8 MB of memory, since this is
  313. * the maximum mapped by the Linux kernel during initialization.
  314. */
  315. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  316. /*
  317. * External Bus Controller (EBC) Setup
  318. */
  319. #define CFG_FLASH CFG_FLASH_BASE
  320. #define CFG_CPLD_BASE 0xC0000000
  321. #define CFG_CPLD_RANGE 0x00000010
  322. #define CFG_DUMEM_BASE 0xC0100000
  323. #define CFG_DUMEM_RANGE 0x00100000
  324. #define CFG_DUIO_BASE 0xC0200000
  325. #define CFG_DUIO_RANGE 0x00010000
  326. #define CFG_NAND0_CS 2 /* NAND chip connected to CSx */
  327. #define CFG_NAND1_CS 3 /* NAND chip connected to CSx */
  328. /* Memory Bank 0 (NOR-FLASH) initialization */
  329. #define CFG_EBC_PB0AP 0x04017200
  330. #define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000)
  331. /* Memory Bank 1 (CPLD, 16 bytes needed, but 1MB is minimum) */
  332. #define CFG_EBC_PB1AP 0x018003c0
  333. #define CFG_EBC_PB1CR (CFG_CPLD_BASE | 0x18000)
  334. /* Memory Bank 2 (NAND-FLASH) initialization */
  335. #define CFG_EBC_PB2AP 0x018003c0
  336. #define CFG_EBC_PB2CR (CFG_NAND0_ADDR | 0x1c000)
  337. /* Memory Bank 3 (NAND-FLASH) initialization */
  338. #define CFG_EBC_PB3AP 0x018003c0
  339. #define CFG_EBC_PB3CR (CFG_NAND1_ADDR | 0x1c000)
  340. /* Memory Bank 4 (DUMEM, 1MB) initialization */
  341. #define CFG_EBC_PB4AP 0x018053c0
  342. #define CFG_EBC_PB4CR (CFG_DUMEM_BASE | 0x18000)
  343. /* Memory Bank 5 (DUIO, 64KB needed, but 1MB is minimum) */
  344. #define CFG_EBC_PB5AP 0x018053c0
  345. #define CFG_EBC_PB5CR (CFG_DUIO_BASE | 0x18000)
  346. /*
  347. * NAND FLASH
  348. */
  349. #define CFG_MAX_NAND_DEVICE 2
  350. #define NAND_MAX_CHIPS CFG_MAX_NAND_DEVICE
  351. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  352. #define CFG_NAND_BASE_LIST {CFG_NAND0_ADDR + CFG_NAND0_CS, \
  353. CFG_NAND1_ADDR + CFG_NAND1_CS}
  354. /*
  355. * Internal Definitions
  356. *
  357. * Boot Flags
  358. */
  359. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  360. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  361. #if defined(CONFIG_CMD_KGDB)
  362. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  363. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  364. #endif
  365. #define CONFIG_AUTOSCRIPT 1
  366. #endif /* __CONFIG_H */